Claims
- 1. A process for forming a semiconductor structure combining active devices with a substrate temperature sensing element, comprising:
- providing a semiconductor substrate;
- forming, on the substrate, a dielectric having a first region of a first thickness of about 0.1 microns or less and a second region of a second, larger thickness; and
- forming on the first region a semiconductor PN junction electrically isolated from but thermally coupled to the substrate through the first region.
- 2. The process of claim 1 further comprising forming an over-voltage protection device electrically coupled between the PN junction and the substrate.
- 3. The process of claim 1 further comprising forming another PN junction coupled across the PN junction and in opposition thereto.
- 4. The process of claim 3 wherein the step of forming the PN junction comprises oppositely doping adjacent portions of a polycrystalline semiconductor layer over the first region.
- 5. The process of claim 2 wherein the step of forming the over-voltage protection device comprises forming at least two back-to-back PN junctions in a polycrystalline semiconductor on the second region.
- 6. The process of claim 1 wherein the step of forming a PN junction comprises forming a PN junction that is substantially at right angles to the dielectric surface in the first region.
- 7. The process of claim 1 further comprising coupling the PN junction to a gate electrode of an active device.
- 8. A process for forming a semiconductor structure employing active insulated gate field effect devices separated by an inactive field region, comprising:
- providing a substrate having a semiconductor surface;
- providing a dielectric layer on the semiconductor surface, wherein the dielectric layer has a first region of a first thickness of about 0.1 micrometers or less and is suitable for a gate dielectric for the active field effect devices and a second region of a second, larger, thickness suitable for the field region;
- providing a semiconductor PN junction located on the first region and thermally coupled to the semiconductor surface therethrough; and
- providing over-voltage protection means coupled to one side of the semiconductor PN junction for preventing electrical breakdown of the first region.
- 9. The process of claim 8 further comprising providing a further rectifying junction coupled across the PN junction in opposition thereto.
- 10. The process of claim 9 wherein the step of providing a further rectifying junction comprises providing a PN junction device having a breakdown voltage less than a rupture voltage of the first region.
Parent Case Info
This is a division of application Ser. No. 07/397,052, filed Aug. 22, 1989, now U.S. Pat. No. 5,025,298.
US Referenced Citations (3)
| Number |
Name |
Date |
Kind |
|
4760434 |
Tsuzuki et al. |
Jul 1988 |
|
|
4896192 |
Blanchard et al. |
Jan 1990 |
|
|
4903106 |
Fukunaga et al. |
Feb 1990 |
|
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 0299264 |
Dec 1988 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
397052 |
Aug 1989 |
|