J. D. Plummer, "Monolithic MOS High Voltage Integrated Circuits," Proceedings of Electron Devices International Conference, Feb. 1980 (copy available for IEEE). |
Editorial, "Technology to Watch-National's CMOS Process Tailored for Analog ICs," Electronics, Feb. 6, 1987, pp. 75-76. |
H. Hayama et al., "High Voltage CMOSIC with a Novel Diffused Well Structure," Proceedings of Custom Integrated Circuits Conference, Jul. 1987 (copy available from IEEE). |
G. M. Dolny et al., "Enhanced CMOS for Analog-Digital Power IC Applications," IEEE Transactions on Electron Devices, vol. ED-33, No. 12, pp. 1985-1991 (Dec. 1986). |
P. M. Zeitzoff et al., "An Isolated Vertical n-p-n Transistor in an n-Well CMOS Process," IEEE Journal of Solid State Circuits, vol. SC-20, No. 2, pp. 489-494 (Apr. 1985). |
M. D. Hartranft et al., "An Integrable 60 Volt A.C. Power MOSFET," Proceedings of Custom Integrated Circuits Conference, Aug. 1980 (copy available from IEEE). |
R. S. Ronen et al., "Integrated High Zoltage MOS Driver Arrays," Proceedings of Custom Integrated Circuits Conference, Aug. 1980 (copy available from IEEE). |
S. Ogura et al., "Design and Characteristics of the Lightly Doped Drain-Source (LDD) Insulated Gate FIeld-Effect Transistor," IEEE Transaction of Electron Devices, vol. ED-27, No. 8, pp. 1359-1367 (Aug. 1980). |
J. Lee et al., "A Theoretical Study of Gate/Drain Offset in LDD MPSFET's," IEEE Electron Device Letters, vol. EDL-7, No. 3, pp. 152-154 (Mar. 1986). |
A. W. Ludikhuize, "High-Voltage DMOS and PMOS in Analog IC's," Proceedings of the IEDM (International Electron Devices Meeting) Dec. 1982. |
J. Tihanyi, "A Qualitative Study of the DC Performance of SIPMOS Transistors," Siemens Forsch.-u. Entwickl.-Ber., Bd. 9 (1980) Nr. 4 (Springer-Verlag 1980). |