Claims
- 1. An array of memory cells, comprising:
- a substrate having a first conductivity type;
- a plurality of elongated stacks extending in a first direction, each stack including:
- a first thermal oxide layer disposed over an active region of said substrate, and
- a first conductive layer disposed over said first thermal oxide to form floating gates, said stacks defining isolation regions;
- a plurality of continuous, elongated diffusion rails implanted in said active array area of said substrate and between said stacks, said rails extending in said first direction and having a substantially flat contour, said rails comprising impurities having a second conductivity type opposite that of said substrate, each diffusion rail defining a bit-column line and a source region and a drain region of each pair of adjacent array cells associated with the bit-column line;
- a second thermal oxide layer disposed over said diffusion rails and the edges of said first conductive layer;
- a second conductive layer disposed over said second thermal oxide layer to form auxiliary gates, said second conductive layer having a top surface substantially flush with said first conductive layer;
- a third thermal oxide layer over said second conductive layer;
- a first dielectric layer disposed over said first conductive layer; and
- a plurality of word lines, comprising:
- a third conductive layer disposed over said first dielectric layer, said first conductive layer being substantially aligned with said third conductive layer, and
- a second dielectric layer disposed over said third conductive layer.
- 2. The array of memory cells of claim 1 wherein the array comprises N-bit lines and M-bit lines.
Parent Case Info
This application is a divisional of Ser. No. 08/477,791 filed Jun. 7, 1995, now U.S. Pat. No. 5,541,130.
US Referenced Citations (17)
Non-Patent Literature Citations (2)
Entry |
Serial 9Mb Flash EEPROM for Solid State Disk Applications, Mehroua et al., 1992. |
An Asymmetrical Offset Source/Drain Structure for Virtual Ground Array Flash Memory with DINOR Operation, Ohi et al., 1993. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
477791 |
Jun 1995 |
|