Claims
- 1. A memory device including memory cells having a source channel self-aligned to a bit line and to a field oxide formed by:forming a field oxide on a substrate; forming a first polysilicon layer on the field oxide; forming a dielectric layer on the first polysilicon layer; forming a second polysilicon layer on the dielectric layer; defining a plurality of parallel regions of the first polysilicon, dielectric, and second polysilicon layers; self-aligned etching of the first polysilicon, dielectric, and second polysilicon layers exclusive of the parallel regions; and implanting a dopant through the field oxide into the substrate within one of the active areas.
- 2. The memory device of claim 1 wherein the device also includes a tunnel-oxide formed on the substrate.
- 3. The memory device of claim 1 wherein the field oxide is removed from the substrate.
- 4. The memory device of claim 3 wherein a mask is deposited before removing the field oxide from the substrate.
- 5. The memory device of claim 1 wherein the memory cells are cross-point memory cells.
- 6. A memory device including memory cells floating gate memory cells formed on a semiconductor substrate by a plurality of continuous bit lines laid across the substrate into discrete parallel strips, separated by active areas having a source channel self-aligned to one of the bit lines and/or an isolation field oxide, the memory device formed by:growing a thin layer of tunnel oxide a the matrix region; depositing a stack structure that includes a first conductive layer, an intermediate dielectric layer, and a second conductive layer; photolithographing with a Poly 1 mask to define a plurality of parallel floating gate regions in said stack structure; self-aligned cascade etching of said stack structure, above the active areas, to define said continuous bit lines; implanting, to confer predetermined conductivity on the active areas; wherein said implantation step is carried out in the presence of field oxide over the source active areas and the self-aligned cascade etching step removes parallel strips from multiple layers, down to the active areas of the substrate, and is discontinued before the field oxide is removed.
- 7. The memory device of claim 6 wherein said mask is removed after said etching step.
- 8. The memory device of claim 6 wherein the field oxide is removed after said implantation step.
- 9. The memory device of claim 6 wherein the etching of the field oxide is performed without a mask.
- 10. A memory device that includes a matrix of memory cells arranged into rows and columns, memory device comprising:a continuous, implanted source line acting as a source region of each of a plurality of the memory cells; a continuous, implanted drain line running parallel to the source line and acting as a drain region for each of the plurality of memory cells; and a continuous gate line running parallel to and between the source and drain lines, the gate line overlaying a tunnel oxide layer to form a floating gate region at each of the plurality of memory cells and overlaying a field oxide layer at intermediate areas between each of the plurality of memory cells; wherein the source line is separated by a first distance from the drain line at the floating gate region of each of the plurality of memory cells and the source line is separated from the drain line at the intermediate areas by a second distance that is greater than the first distance.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of pending U.S. patent application Ser. No. 09/130,834, filed Aug. 7, 1998 now U.S. Pat. No. 6,057,192.
US Referenced Citations (11)