Claims
- 1. A MOS-type integrated circuit comprising:
- a substrate of semiconductive material;
- at least two devices formed on the semiconductive material;
- a plurality of field insulating regions of insulating material separating the devices and extending partly within the substrate;
- a first layer of polycrystalline semiconductive material on the field insulating regions;
- a second layer of polycrystalline semiconductive material on the first layer of polycrystalline semiconductive material;
- an insulating layer between the first and second polycrystalline layers only in an area of one of the two devices; and
- channel stopper regions including ions within the substrate beneath at least one field insulating region and beneath only openings within the first layer of polycrystalline semiconductive material, wherein the channel stopper regions and the openings are formed by a common mask such that the channel stopper regions and openings are self-aligned.
- 2. An integrated circuit as claimed in claim 1 wherein the substrate and the ions are of a selected conductivity type.
- 3. An integrated circuit as claimed in claim 2 wherein the selected conductivity type is P type.
- 4. An integrated circuit as claimed in claim 3 wherein the ions include Boron.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| TO91A0929 |
Nov 1991 |
ITX |
|
Parent Case Info
This application is a division of application Ser. No. 07/980,453 filed Nov. 23, 1992, entitled PROCESS FOR MANUFACTURING MOS-TYPE INTEGRATED CIRCUITS, now abandoned.
US Referenced Citations (40)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 1123119 |
May 1982 |
CAX |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
980453 |
Nov 1992 |
|