Process for manufacturing stress-providing structure and semiconductor device with such stress-providing structure

Information

  • Patent Grant
  • 8481391
  • Patent Number
    8,481,391
  • Date Filed
    Wednesday, May 18, 2011
    13 years ago
  • Date Issued
    Tuesday, July 9, 2013
    10 years ago
Abstract
A process for manufacturing a stress-providing structure is applied to the fabrication of a semiconductor device. Firstly, a substrate with a channel structure is provided. A silicon nitride layer is formed over the substrate by chemical vapor deposition in a halogen-containing environment. An etching process is performed to partially remove the silicon nitride layer to expose a portion of a surface of the substrate beside the channel structure. The exposed surface of the substrate is etched to form a recess in the substrate. Then, the substrate is thermally treated at a temperature between 750° C. and 820° C. After the substrate is thermally treated, a stress-providing material is filled in the recess to form a stress-providing structure within the recess. The semiconductor device includes a substrate, a recess and a stress-providing structure. The recess has a round inner surface. The stress-providing structure has a round outer surface.
Description
FIELD OF THE INVENTION

The present invention relates to a process for manufacturing a stress-providing structure, and more particularly to a process for manufacturing a stress-providing structure in fabrication of a semiconductor device. The present invention also relates to a semiconductor device with such a stress-providing structure.


BACKGROUND OF THE INVENTION

Generally, in the fabrication of a complementary metal-oxide-semiconductor (CMOS) transistor, a selective area epitaxial (SAE) process is widely used to form source/drain regions. By using the selective area epitaxial process to provide stress, the channel mobility of the transistor is improved and the performance of the transistor is enhanced.


However, the efficacy of using the conventional selective area epitaxial process to increase the performance of the transistor is still unsatisfied.


SUMMARY OF THE INVENTION

Therefore, the object of the present invention is to provide a process for manufacturing a stress-providing structure and a semiconductor device with such a stress-providing structure.


In accordance with an aspect, the present invention provides a process for manufacturing a stress-providing structure in fabrication of a semiconductor device. Firstly, a substrate with a channel structure is provided. Then, a silicon nitride layer is formed over the substrate by chemical vapor deposition in a halogen-containing environment. Then, an etching process is performed to partially remove the silicon nitride layer to expose a portion of a surface of the substrate beside the channel structure. Then, the exposed surface of the substrate is etched to form a recess in the substrate. After the recess is formed in the substrate, the substrate is thermally treated at a temperature between 750° C. and 820° C. After the substrate is thermally treated, a stress-providing material is filled in the recess to form a stress-providing structure within the recess.


In an embodiment, the process further includes a step of forming a gate structure over the channel structure.


In an embodiment, the halogen-containing environment is a chlorine-containing environment, and the chlorine-containing environment includes a chlorine-containing species.


In an embodiment, the chlorine-containing species is hexachlorodisilane (Si2Cl6) or dichlorosilane (SiH2Cl2).


In an embodiment, after the etching process is performed, the recess has a sigma-shaped inner surface.


In an embodiment, the step of thermally treating the substrate is performed by baking the substrate under a hydrogen gas atmosphere.


In an embodiment, after the step of thermally treating the substrate is performed, the recess has a round inner surface.


In an embodiment, after the substrate is thermally treated, the recess has a depth from 550 to 700 angstroms, and preferably from 600 to 650 angstroms.


In an embodiment, the substrate is a silicon substrate.


In an embodiment, the channel structure is a p-type channel structure, and the stress-providing material is silicon germanium (SiGe) or germanium.


In an embodiment, the channel structure is an n-type channel structure, and the stress-providing material is silicon carbide (SiC).


In accordance with another aspect, the present invention provides a semiconductor device. The semiconductor device includes a substrate, a recess and a stress-providing structure. A channel structure is formed in the substrate. The recess is formed in the substrate and arranged beside the channel structure. The recess has a round inner surface. The stress-providing structure is formed within the recess. Corresponding to the round inner surface, the stress-providing structure has a round outer surface.


In an embodiment, the semiconductor device further includes a gate structure, which is formed over the channel structure.


In an embodiment, the recess has a depth from 550 to 700 angstroms, and preferably from 600 to 650 angstroms.


In an embodiment, the substrate is a silicon substrate.


In an embodiment, the channel structure is a p-type channel structure, and the stress-providing structure is made of silicon germanium (SiGe) or germanium.


In an embodiment, the channel structure is an n-type channel structure, and the stress-providing structure is made of silicon carbide (SiC).





BRIEF DESCRIPTION OF THE DRAWINGS

The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:



FIGS. 1A˜1E schematically illustrate a process for fabricating a stress-providing structure according to an embodiment of the present invention.





DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

The present invention will now be described more specifically with reference to the following embodiments. It is to be noted that the following descriptions of preferred embodiments of this invention are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed.



FIGS. 1A˜1E schematically illustrate a process for fabricating a stress-providing structure according to an embodiment of the present invention. The process for fabricating the stress-providing structure may be applied to the fabrication of a semiconductor device such as a complementary metal-oxide-semiconductor (CMOS) transistor.


Firstly, as shown in FIG. 1A, a substrate 1 is provided. An example of the substrate 1 includes but is not limited to a silicon substrate. In addition, a channel structure 10 is formed in the substrate 1, and a gate structure 11 is formed over the channel structure 10. In this embodiment, the gate structure 11 comprises a gate insulator layer 110 and a gate conductor layer 111.


Then, as shown in FIG. 1B, a silicon nitride layer 12 is formed over the substrate 20 by chemical vapor deposition in a halogen-containing environment. In an embodiment, the chemical vapor deposition is performed in a chlorine-containing environment. The chlorine-containing environment includes a chlorine-containing species such as hexachlorodisilane (Si2Cl6, also referred as HCD) or dichlorosilane (SiH2Cl2, also referred as DCS). In such way, the silicon nitride layer 12 is chlorine-rich.


Then, as shown in FIG. 1C, a series of photolithography and etching processes are performed to partially remove the silicon nitride layer 12 so as to partially expose the surface of the substrate 1 beside the channel structure 10. Then, an etching process is performed to remove the exposed surface of the substrate 1 to produce a recess 13. The depth of the recess 13 is from 550 to 700 angstroms, and preferably from 600 to 650 angstroms. As shown in FIG. 1C, the recess 13 has a sigma-shaped inner surface 130. The profile of the sigma-shaped inner surface 130 is similar to the sidewall of the conventional embedded source/drain structure. By utilizing the lattice property of the silicon substrate and performing dry/wet etching processes, the sigma-shaped inner surface 130 will be produced.


Then, the substrate 1 with the recess 13 is subject to a thermal treatment process. For example, the thermal treatment process is performed by baking the substrate 1 under a hydrogen gas atmosphere at a temperature between 750° C. and 820° C. for a time period from 10 to 10000 seconds. Prior to the thermal treatment process, the halogen-rich atoms (e.g. chlorine-rich atoms) of the silicon nitride layer 12 are released to the inner surface of the recess 13, and the halogen-rich atoms and the silicon atoms interact with each other at the inner surface of the recess 13. Moreover, during the thermal treatment process is performed, the elevated temperature between 750° C. and 820° C. causes migration and recombination of the silicon atoms at the inner wall of the recess 13. Consequently, a recess 20 with a round inner surface 20 is produced (see FIG. 1D). The depth of the recess 20 is from 550 to 700 angstroms, and preferably from 600 to 650 angstroms.


Then, a stress-providing material is filled into the recess 20 to form a stress-providing structure 21 within the recess 20. Corresponding to the round inner surface of the recess 20, the stress-providing structure 21 has a round outer surface. In a case that the channel structure 10 is a p-type channel structure, the stress-providing material is silicon germanium (SiGe) or germanium (Ge). Whereas, in a case that the channel structure 10 is an n-type channel structure, the stress-providing material is silicon carbide (SiC).


From the above description, the process for manufacturing a stress-providing structure according to the present invention may be applied to the fabrication of a semiconductor device. The inner surface of the recess 20 has enhanced cleanliness and is chlorine-free. Moreover, the round inner surface of the recess is helpful for providing increased channel stress. Experiments demonstrate that if the stress-providing material is unchanged, the round inner surface of the recess may provide better channel mobility than the conventional sigma-shaped inner surface.


While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.

Claims
  • 1. A process for manufacturing a stress-providing structure in fabrication of a semiconductor device, the process comprising steps of: providing a substrate with a channel structure;forming a silicon nitride layer over the substrate by chemical vapor deposition in a halogen-containing environment;performing an etching process to partially remove the silicon nitride layer to expose a portion of a surface of the substrate beside the channel structure;etching the exposed surface of the substrate to form a recess in the substrate;thermally treating the substrate at a temperature between 750° C. and 820° C. after the recess is formed in the substrate; andfilling a stress-providing material in the recess to form a stress-providing structure within the recess after the substrate is thermally treated.
  • 2. The process according to claim 1, further comprising a step of forming a gate structure over the channel structure.
  • 3. The process according to claim 1, wherein the halogen-containing environment is a chlorine-containing environment, and the chlorine-containing environment comprises a chlorine-containing species.
  • 4. The process according to claim 3, wherein the chlorine-containing species is hexachlorodisilane (Si2Cl6) or dichlorosilane (SiH2Cl2).
  • 5. The process according to claim 1, wherein after the etching process is performed, the recess has a sigma-shaped inner surface.
  • 6. The process according to claim 1, wherein the step of thermally treating the substrate is performed by baking the substrate under a hydrogen gas atmosphere.
  • 7. The process according to claim 1, wherein after the step of thermally treating the substrate is performed, the recess has a round inner surface.
  • 8. The process according to claim 1, wherein after the substrate is thermally treated, the recess has a depth from 600 to 650 angstroms.
  • 9. The process according to claim 1, wherein the substrate is a silicon substrate.
  • 10. The process according to claim 1, wherein the channel structure is a p-type channel structure, and the stress-providing material is silicon germanium (SiGe) or germanium.
  • 11. The process according to claim 1, wherein the channel structure is an n-type channel structure, and the stress-providing material is silicon carbide (SiC).
US Referenced Citations (144)
Number Name Date Kind
4891303 Garza et al. Jan 1990 A
5217910 Shimizu et al. Jun 1993 A
5273930 Steele et al. Dec 1993 A
5356830 Yoshikawa et al. Oct 1994 A
5372957 Liang et al. Dec 1994 A
5385630 Philipossian et al. Jan 1995 A
5399506 Tsukamoto Mar 1995 A
5625217 Chau et al. Apr 1997 A
5777364 Crabbe et al. Jul 1998 A
5783478 Chau et al. Jul 1998 A
5783479 Lin et al. Jul 1998 A
5793090 Gardner et al. Aug 1998 A
5960322 Xiang et al. Sep 1999 A
6030874 Grider et al. Feb 2000 A
6048756 Lee et al. Apr 2000 A
6074954 Lill et al. Jun 2000 A
6100171 Ishida Aug 2000 A
6110787 Chan et al. Aug 2000 A
6165826 Chau et al. Dec 2000 A
6165881 Tao et al. Dec 2000 A
6191052 Wang Feb 2001 B1
6228730 Chen et al. May 2001 B1
6274447 Takasou Aug 2001 B1
6355533 Lee Mar 2002 B2
6365476 Talwar et al. Apr 2002 B1
6368926 Wu Apr 2002 B1
6444591 Schuegraf et al. Sep 2002 B1
6537370 Hernandez et al. Mar 2003 B1
6544822 Kim et al. Apr 2003 B2
6605498 Murthy et al. Aug 2003 B1
6613695 Pomarede et al. Sep 2003 B2
6621131 Murthy et al. Sep 2003 B2
6624068 Thakar et al. Sep 2003 B2
6632718 Grider et al. Oct 2003 B1
6642122 Yu Nov 2003 B1
6664156 Ang et al. Dec 2003 B1
6676764 Joo Jan 2004 B2
6699763 Grider et al. Mar 2004 B2
6703271 Yeo et al. Mar 2004 B2
6777275 Kluth Aug 2004 B1
6806151 Wasshuber et al. Oct 2004 B2
6809402 Hopper et al. Oct 2004 B1
6858506 Chang Feb 2005 B2
6861318 Murthy et al. Mar 2005 B2
6864135 Grudowski et al. Mar 2005 B2
6869867 Miyashita et al. Mar 2005 B2
6885084 Murthy et al. Apr 2005 B2
6887751 Chidambarrao et al. May 2005 B2
6887762 Murthy et al. May 2005 B1
6891192 Chen et al. May 2005 B2
6930007 Bu et al. Aug 2005 B2
6946350 Lindert et al. Sep 2005 B2
6962856 Park et al. Nov 2005 B2
6972461 Chen et al. Dec 2005 B1
6991979 Ajmera et al. Jan 2006 B2
6991991 Cheng et al. Jan 2006 B2
7037773 Wang et al. May 2006 B2
7060576 Lindert et al. Jun 2006 B2
7060579 Chidambaram et al. Jun 2006 B2
7112495 Ko et al. Sep 2006 B2
7118952 Chen et al. Oct 2006 B2
7132338 Samoilov et al. Nov 2006 B2
7169675 Tan et al. Jan 2007 B2
7183596 Wu et al. Feb 2007 B2
7202124 Fitzgerald et al. Apr 2007 B2
7217627 Kim May 2007 B2
7288822 Ting et al. Oct 2007 B1
7303999 Sriraman et al. Dec 2007 B1
7335959 Curello et al. Feb 2008 B2
7410859 Peidous et al. Aug 2008 B1
7462239 Brabant et al. Dec 2008 B2
7491615 Wu et al. Feb 2009 B2
7494856 Zhang et al. Feb 2009 B2
7494858 Bohr et al. Feb 2009 B2
7560758 Zhu et al. Jul 2009 B2
7592231 Cheng et al. Sep 2009 B2
7667227 Shimamune et al. Feb 2010 B2
7691752 Ranade et al. Apr 2010 B2
7838370 Mehta et al. Nov 2010 B2
20020160587 Jagannathan et al. Oct 2002 A1
20020182423 Chu et al. Dec 2002 A1
20030181005 Hachimine et al. Sep 2003 A1
20030203599 Kanzawa et al. Oct 2003 A1
20040045499 Langdo et al. Mar 2004 A1
20040067631 Bu et al. Apr 2004 A1
20040227164 Lee et al. Nov 2004 A1
20050062104 Kim et al. Mar 2005 A1
20050070076 Dion Mar 2005 A1
20050079692 Samoilov et al. Apr 2005 A1
20050082616 Chen et al. Apr 2005 A1
20050139231 Abadie et al. Jun 2005 A1
20050260830 Kwon et al. Nov 2005 A1
20050285193 Lee et al. Dec 2005 A1
20050287752 Nouri et al. Dec 2005 A1
20060051922 Huang et al. Mar 2006 A1
20060057859 Chen Mar 2006 A1
20060076627 Chen et al. Apr 2006 A1
20060088968 Shin et al. Apr 2006 A1
20060115949 Zhang et al. Jun 2006 A1
20060134872 Hattendorf et al. Jun 2006 A1
20060163558 Lee et al. Jul 2006 A1
20060228842 Zhang et al. Oct 2006 A1
20060231826 Kohyama Oct 2006 A1
20060258126 Shiono et al. Nov 2006 A1
20060281288 Kawamura et al. Dec 2006 A1
20060292779 Chen et al. Dec 2006 A1
20060292783 Lee et al. Dec 2006 A1
20070023847 Rhee et al. Feb 2007 A1
20070034906 Wang et al. Feb 2007 A1
20070049014 Chen et al. Mar 2007 A1
20070072353 Wu et al. Mar 2007 A1
20070072376 Chen et al. Mar 2007 A1
20070082451 Samoilov et al. Apr 2007 A1
20070128783 Ting et al. Jun 2007 A1
20070128786 Cheng et al. Jun 2007 A1
20070166929 Matsumoto et al. Jul 2007 A1
20070262396 Zhu et al. Nov 2007 A1
20080014688 Thean et al. Jan 2008 A1
20080061366 Liu et al. Mar 2008 A1
20080067545 Rhee et al. Mar 2008 A1
20080076236 Chiang et al. Mar 2008 A1
20080085577 Shih et al. Apr 2008 A1
20080116525 Liu et al. May 2008 A1
20080124874 Park et al. May 2008 A1
20080128746 Wang Jun 2008 A1
20080142886 Liao et al. Jun 2008 A1
20080220579 Pal et al. Sep 2008 A1
20080233722 Liao et al. Sep 2008 A1
20080233746 Huang et al. Sep 2008 A1
20090039389 Tseng et al. Feb 2009 A1
20090045456 Chen et al. Feb 2009 A1
20090095992 Samuki et al. Apr 2009 A1
20090108291 Cheng et al. Apr 2009 A1
20090117715 Fukuda et al. May 2009 A1
20090124056 Chen et al. May 2009 A1
20090166625 Ting et al. Jul 2009 A1
20090184402 Chen Jul 2009 A1
20090186475 Ting et al. Jul 2009 A1
20090246922 Wu et al. Oct 2009 A1
20090256160 Liu et al. Oct 2009 A1
20090278170 Yang et al. Nov 2009 A1
20090302348 Adam et al. Dec 2009 A1
20100001317 Chen et al. Jan 2010 A1
20100093147 Liao et al. Apr 2010 A1
Non-Patent Literature Citations (1)
Entry
Z. Luo, Y. F. Chong, J. Kim, N. Rovedo, B. Greene, S. Panda, T. Sato, J. Holt, D. Chidambarrao, J. Li, R. Davis, A. Madan, A. Turansky, O. Gluschenkov, R. Lindsay, A. Ajmera, J. Lee, S. Mishra, R. Amos, D. Schepis, H. Ng, K. Rim, Design of High Performance PFETs with Strained Si Channel and Laser Anneal, 2005 IEEE, NY, United States.
Related Publications (1)
Number Date Country
20120292638 A1 Nov 2012 US