Claims
- 1. A process for producing an integrated semiconductor memory configuration, which comprises:
providing a configuration of selection transistors having source regions and an insulation layer formed with contact holes extending through to the source regions; subsequently providing first contact plugs in the contact holes; subsequently applying at least one first electrode on a surface of the insulation layer; and forming the first electrode with cutouts exposing surfaces of the first contact plugs and regions of the surface of the insulation layer adjacent the contact holes; subsequently depositing a dielectric layer on the surfaces of the first contact plugs, the regions of the surface of the insulation layer adjacent the contact holes, and the first electrode; subsequently depositing a second layer of electrode material on the dielectric layer; subsequently separating the second layer of electrode material into sections to produce second electrodes; subsequently exposing the surfaces of the first contact plugs; and subsequently producing second contact plugs above the exposed first contact plugs electrically connecting a respective one of the second electrodes to a respective one of the first contact plugs.
- 2. The process according to claim 1, wherein the first electrode application step is performed by depositing a layer of electrode material; and the step of forming cutouts is performed by removing the layer of electrode material from the surfaces of the first contact plugs and regions of the surface of the insulation layer adjacent the contact holes.
- 3. The process according to claim 1, which further comprises before the first electrode application step, applying a structured auxiliary layer on the surface of the insulation layer; and forming the structured auxiliary layer with cutouts exposing surfaces of the first contact plugs and regions of the surface of the insulation layer adjacent the contact holes.
- 4. The process according to claim 3, which further comprises selecting a material having ferroelectric properties as the dielectric layer.
- 5. The process according to claim 1, which further comprises selecting a material having ferroelectric properties as the dielectric layer.
- 6. The process according to claim 1, which further comprises selecting a material having a dielectric constant greater than 10 as the dielectric layer.
- 7. The process according to claim 1, which further comprises selecting an oxide-containing material selected from the group consisting of SrBi2(Ta1-xNbx)2O9, Pb(Zr, Ti)O3, (Ba, Sr)TiO3, and SrTiO3 as the dielectric layer.
- 8. A process for producing an integrated semiconductor memory configuration, which comprises:
providing a configuration of selection transistors having source regions and an insulation layer formed with contact holes extending through to the source regions; subsequently providing first contact plugs in the contact holes; subsequently applying at least one first electrode on a surface of the insulation layer; and forming the first electrode with cutouts exposing surfaces of the first contact plugs and regions of the surface of the insulation layer adjacent the contact holes; subsequently depositing a dielectric layer on the surfaces of the first contact plugs, the regions of the surface of the insulation layer adjacent the contact holes, and the first electrode; subsequently exposing the surfaces of the first contact plugs; subsequently depositing a second layer of electrode material on the exposed surfaces of the first contact plugs and on the dielectric layer; and subsequently separating the second layer of electrode material into sections to produce second electrodes.
- 9. The process according to claim 8, wherein the first electrode application step is performed by depositing a layer of electrode material; and the step of forming cutouts is performed by removing the layer of electrode material from the surfaces of the first contact plugs and regions of the surface of the insulation layer adjacent the contact holes.
- 10. The process according to claim 8, which further comprises before the first electrode application step, applying a structured auxiliary layer on the surface of the insulation layer; and forming the structured auxiliary layer with cutouts exposing surfaces of the first contact plugs and regions of the surface of the insulation layer adjacent the contact holes.
- 11. The process according to claim 10, which further comprises selecting a material having ferroelectric properties as the dielectric layer.
- 12. The process according to claim 8, which further comprises selecting a material having ferroelectric properties as the dielectric layer.
- 13. The process according to claim 8, which further comprises selecting a material having a dielectric constant greater than 10 as the dielectric layer.
- 14. The process according to claim 8, which further comprises selecting an oxide-containing material selected from the group consisting of SrBi2 (Ta1-xNbx)2O9, Pb(Zr, Ti)O3, (Ba, Sr) TiO3, and SrTiO3 as the dielectric layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
196 40 413.4 |
Sep 1996 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This is a division of U.S. application Ser. No. 09/282,097, filed Mar. 30, 1999, which was a continuation of copending International Application PCT/DE97/02033, filed Sep. 11, 1997, which designated the United States.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09282097 |
Mar 1999 |
US |
Child |
09883011 |
Jun 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE97/02033 |
Sep 1997 |
US |
Child |
09282097 |
Mar 1999 |
US |