Claims
- 1. An integrated semiconductor memory configuration, comprising:a plurality of identical memory cells each including: a selection transistor having a source region; an insulation layer having a surface and being disposed above said selection transistor; said insulation layer having a contact hole formed therein above said source region of said selection transistor; a first contact plug disposed in said contact hole and being conductively connected to said source region; a first electrode disposed on said surface of said insulation layer; a dielectric layer disposed on said first electrode; a second electrode disposed on said dielectric layer and being electrically isolated from said first electrode by said dielectric layer; a second contact plug electrically connecting said second electrode to said first contact plug and being electrically isolated from said first electrode by a portion of said dielectric layer; and a structured auxiliary layer disposed between said surface of said insulation layer and said first electrode; said auxiliary layer being formed with a cutout disposed above said contact hole and above regions of said surface of said insulation layer adjacent said cutout.
- 2. An integrated semiconductor memory configuration comprising:a plurality of identical memory cells each including: a selection transistor having a source region; an insulation layer having a surface and being disposed above said selection transistor; said insulation layer having a contact hole formed therein above said source region of said selection transistor; a first contact plug disposed in said contact hole and being conductively connected to said source region; a structured auxiliary layer disposed on said surface of said insulation layer; said auxiliary layer being formed with a cutout disposed above said contact hole and above regions of said surface of said insulation layer adjacent said cutout; a first electrode disposed on said structured auxiliary layer; a dielectric layer disposed on said first electrode; a second electrode disposed on said dielectric layer and being electrically isolated from said first electrode by said dielectric layer; and a second contact plug electrically connecting said second electrode to said first contact plug and being electrically isolated from said first electrode by a portion of said dielectric layer.
- 3. The integrated semiconductor memory configuration according to claim 2, wherein said second contact plug is an integral part of said second electrode.
- 4. The integrated semiconductor memory configuration according to claim 2, wherein said dielectric layer is a material having ferroelectric properties.
- 5. The integrated semiconductor memory configuration according to claim 2, wherein said dielectric layer is a material having a dielectric constant greater than 10.
- 6. The integrated semiconductor memory configuration according to claim 2, wherein said dielectric layer is an oxide-containing material selected from the group consisting of SrBi2(Ta1−xNbx)2O9, Pb(Zr, Ti)O3, (Ba, Sr)TiO3, and SrTiO3.
Priority Claims (1)
Number |
Date |
Country |
Kind |
196 40 413 |
Sep 1996 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of copending International Application PCT/DE97/02033, filed Sep. 11, 1997, which designated the United States.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
42 23 878 A1 |
Jan 1994 |
DE |
Non-Patent Literature Citations (1)
Entry |
“A new stacked capacitor cell with thin box structured storage node” (Inoue et al.), Extended Abstracts of the 21st Conference on Solid State Devices and Material, Tokio 1989, pp. 143-146. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE97/02033 |
Sep 1997 |
US |
Child |
09/282097 |
|
US |