Process for production of SOI substrate and process for production of semiconductor device

Abstract
A process for producing an adhered SOI substrate without causing cracking and peeling of a single-crystal silicon thin film. The process consists of selectively forming a porous silicon layer in a single-crystal semiconductor substrate, adding hydrogen into the single-crystal semiconductor substrate to form a hydrogen-added layer, adhering the single-crystal semiconductor substrate to a supporting substrate, separating the single-crystal semiconductor substrate at the hydrogen-added layer by thermal annealing, performing thermal annealing again to stabilize the adhering interface, and selectively removing the porous silicon layer to give single-crystal silicon layer divided into islands.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates to a process for production of a thin-film transistor (TFT for short hereinafter) with single-crystal semiconductor thin film formed on a substrate having an insulating surface. The present invention relates also to a process for production of a semiconductor device containing semiconductor circuits constructed of TFTs.


The term “semiconductor device”, as used in this specification embraces any device that utilizes semiconductor characteristics for its functions. To be more specific, it includes electro-optical devices typified by liquid crystal displays, semiconductor circuits formed by integration of TFTs, and electronic machines and equipment containing as parts such electro-optical devices and semiconductor circuits.


2. Description of the Relates Art


The recent rapid progress in VLSI technology has yielded SOI (silicon on insulator) which is attracting attention because of its law power consumption. This technology differs from the conventional one in that the bulk single-crystal silicon that forms the active region (or channel-forming region) of FET is replaced by thin-film single-crystal silicon.


An SOI substrate consists of single-crystal silicon and thin film of single-crystal silicon formed thereon, with a buried silicon oxide film interposed between them. There are several known methods for its production. A new technology that is attracting attention is a bonded SOI substrate which is produced by bonding together two silicon substrates. This technology is expected to form thin film of single-crystal silicon on a glass substrate or the like.


The most noticeable among the technologies of bonded SOI substrate is “Smart-Cut” (a registered trademark of SOITEC Co., Ltd.). It utilizes the hydrogen brittleness. For more detail, refer to “Electronic material”, pp. 83-87, August, 1997, issued by Kogyo Chosa kai.


The “Smart-Cut” process consists of forming thin film of single-crystal silicon on a silicon substrate as a support by heat treatment in two steps. The first heat treatment is performed at 400-600° C. so as to bring about hydrogen embrittlement and separate thin film of single-crystal silicon, and the second heat treatment is performed at about 1100° C. so as to stabilize the bonding interface.


The disadvantage of this process is that the second heat treatment causes a strong stress to occur in the thin film of single-crystal silicon and this stress causes the thin film of single-crystal silicon to crack and peel at the edges of the silicon substrate. This is a serious problem with “Smart-Cut” process, and an effective solution to it is required.


SUMMARY OF THE INVENTION

The present invention was completed to address the above-mentioned problem. Thus, it is an object of the present invention to provide a process for producing a bonded SOI substrate without causing cracking and peeling to the thin film of single-crystal semiconductor.


The present invention will contribute to the yield and production cost of TFTs formed on an SOI substrate and in turn contribute to the yield and production cost of semiconductor circuits and electro-optical devices with TFTs. Moreover, the present invention will contribute to the yield and production cost of electronic machines equipped with said semiconductor circuits and electro-optical devices.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1A to 1D are schematic diagrams showing a process for producing an SOI substrate.



FIGS. 2A to 2C are schematic diagrams showing a process for producing an SOI substrate.



FIGS. 3A to 3D are schematic diagrams showing a process for producing a TFT.



FIG. 4 is a schematic diagram showing a structure of an electro-optical device.



FIGS. 5A to 5C are schematic diagrams showing a structure of a semiconductor circuit.



FIGS. 6A to 6F are schematic diagrams showing various electronic apparatus.



FIGS. 7A to 7D are schematic diagrams showing various electronic apparatus.





DESCRIPTION OF THE PREFERRED EMBODIMENTS

The gist of the present invention resides in a process for producing an SOI substrate which comprises:


a step of forming on the principal surface of a single-crystal semiconductor substrate an insulating film and performing patterning on said insulating film, thereby selectively forming a mask;


a step of converting by anodizing treatment a portion of said single-crystal semiconductor substrate into a porous silicon layer;


a step of removing said mask;


a step of forming on the principal surface of said single-crystal semiconductor substrate and said porous silicon layer a first silicon oxide layer;


a step of adding hydrogen into said single-crystal semiconductor substrate and said porous silicon layer through said first silicon oxide layer, thereby forming a hydrogen-added layer;


a step of adhering together said single-crystal semiconductor substrate and a supporting substrate provided with a second silicon oxide layer thereon;


a step of performing a first heat treatment, thereby separating said single-crystal semiconductor substrate along said hydrogen-added layer;


a step of performing a second heat treatment at 900-1200° C.; and


a step of removing the porous silicon layer present near the surface of said supporting substrate.


The above-mentioned process may be modified such that the step of forming said first silicon oxide layer is followed by a step of flattening said first silicon oxide layer. Flattening may be accomplished by chemical mechanical polishing.


Said first heat treatment is carried out at 400-600° C. (typically 500° C.). During this heat treatment, hydrogen embrittlement takes place in the hydrogen-added layer in the direction along the hydrogen-added layer or the direction parallel to the interface of adhering). The single-crystal semiconductor substrate is separated at this part.


Said second heat treatment is carried out at 900-1200° C. (typically 1050-1150° C.). At temperatures above 1100° C., the stress relaxation of Si—O—Si bonding takes place and the interface of adhering becomes stabilized.


In the above-mentioned process, said second heat treatment should preferably be carried out in a reducing atmosphere (such as hydrogen atmosphere or hydrogen-containing atmosphere). The hydrogen-containing atmosphere is exemplified by a hydrogen-nitrogen mixture and ammonia. The reducing atmosphere is not a restriction on the present invention.


What is most important in the process of the present invention is that the single-crystal semiconductor substrate (from which thin film of single-crystal semiconductor is formed) undergoes stress relaxation before the adhered SDI substrate is produced.


In other words, the vicinity of the principal surface (excluding the region which becomes an active layer afterward) is previously converted into a porous silicon layer, which relieves the stress which is generated by heat treatment when the substrate is adhered. In this way it is possible to prevent the thin film of single-crystal silicon from cracking and peeling by stress.


Therefore, the present invention permits the production of thin film of single-crystal silicon in good yields and hence contributes to yields of SOI substrates and TFTs with SOI substrates. This in turn leads to improved yields and reduced production costs for semiconductor devices with TFT semiconductor circuits.


The invention will be described in more detail with reference to the following examples.


EXAMPLE 1

The process of the invention is explained with reference to FIGS. 1A to 1D and FIGS. 2A to 2C. First, a single-crystal silicon substrate 101 is made available. On its principal surface (on which elements are to be formed) is formed an insulating film, 50 nm thick, (which is a silicon oxide film in this example). The silicon oxide film is patterned to selectively form a mask 102. The silicon oxide film may be replaced by any other insulating film, such as silicon nitride film, silicon oxynitride film, and resist mask.


The mask 102 should cover the part which becomes the active layer of TFT afterward. Also the portion covered by the mask 102 may be used for thin film of single-crystal silicon.


The principal surface of the single-crystal silicon substrate 101 undergoes anodizing treatment, so that a portion of the single-crystal silicon substrate 101 (the exposed region without the mask 102) is converted into a porous silicon layer 103. This anodizing treatment may be carried out in a mixture of hydrofluoric acid and ethanol. The porous silicon layer 103 has minute cylindrical holes in its surface in an approximate density of 1011/cm2; however, it retains the same crystalline state (such as orientation) as that of the single-crystal silicon substrate. The porous silicon layer 103 should preferably be formed deeper than necessary for the hydrogen-added layer to be formed later.


The mask 102 is removed, and a first silicon oxide layer 104 is formed on the single-crystal silicon substrate 101 and the porous silicon layer 103. See FIG. 1B.


The forming of the first silicon oxide layer 104 (that follows the removal of the mask 102) may be effectively preceded by heat treatment at 900-1200° C. (preferably 1000-1150° C.) in a reduction atmosphere such as a hydrogen atmosphere, an ammonia atmosphere and an inert atmosphere comprising hydrogen or ammonia (a hydrogen-nitrogen mixture, a hydrogen-argon mixture, etc.).


This heat treatment in a reduction atmosphere blocks the surface openings of the porous silicon layer 103 by movement of silicon atoms. In other words, it provides a very flat layer resembling single-crystal silicon. This flat layer facilitates the formation of uniform silicon oxide layer in the subsequent steps.


The first silicon oxide layer 104 may be formed by any known oxidation method, such as thermal oxidation or plasma oxidation, or by any known gas phase method, such as plasma CVD, low pressure thermal CVD, and sputtering. The first silicon oxide layer 104 thus formed should preferably be flattened by polishing, for example a chemical mechanical polishing or an etch-back process using a dry etching technique.


In the state shown in FIG. 1B, hydrogen (to be exact, hydrogen ions) is added to the single-crystal silicon substrate 101 and the porous silicon layer 103 through the first silicon oxide layer 104. This step forms the hydrogen-added layer 105. See FIG. 1C.


The addition of hydrogen ions may be accomplished by means of ion implantation. Of course, it is also possible to employ other means such as plasma doping. In this example, hydrogen ions are added with a dose of 1×1016 to 1×1017 atoms/cm2.


The depth to which the hydrogen-added layer is formed should be accurately controlled because it determines the thickness of the single-crystal silicon thin film. In this example, the depth of a profile of hydrogen addition is controlled such that a single-crystal silicon layer, 50 nm thick, remains between the principal surface of the single-crystal silicon substrate 101 and the hydrogen-added layer 105.


It is desirable that the hydrogen-added layer 105 traverse the porous silicon layer 103, so that the porous silicon layer is exposed at the time of separation along the hydrogen-added layer in the subsequent step.


Another supporting substrate 107 is made available. It is a ceramic substrate having a second silicon oxide layer 106 formed thereon. This ceramic substrate may be replaced by a quartz substrate, glass ceramic substrate, semiconductor substrate (including both single-crystal and polycrystal), stainless steel substrate, or metal substrate (of Ta, W, Mo, or Ti, or an alloy thereof). The silicon oxide layer on the surface is necessary for adhering to be carried out later.


It is desirable that the above-mentioned supporting substrate have an underlying layer below the second silicon oxide layer 106. This underlying layer may be a metal layer or an aluminum nitride layer which has good thermal conductivity (or heat radiation). It protects the semiconductor device from thermal deterioration.


The second silicon oxide layer 106 may be formed by vapor phase deposition such as low pressure thermal CVD, sputtering, and plasma CVD. It may also be formed by thermal oxidation or plasma oxidation in the case of semiconductor substrate (e.g., single-crystal silicon substrate).


Now, the first substrate (single-crystal silicon substrate) and the second substrate (supporting substrate) are ready. They are bonded together, with their principal surfaces facing each other. In other words, the first silicon oxide layer 104 and the second silicon oxide layer 106 are adhered together. See FIG. 1D.


Adhering takes place with hydrogen bonds due to moisture on the highly hydrophilic surfaces of the first and second silicon oxide layers.


The first heat treatment is carried out at 400-600° C. (typically 500° C.). This heat treatment causes the microvoids of the hydrogen-added layer 105 to change in volume, so that the single-crystal silicon substrate 101 is separated along the hydrogen-added layer 105. With the single-crystal silicon substrate 101 removed, the first silicon oxide layer 104, the single-crystal silicon layer (thin film) 109, and the porous silicon layer 110 are left on the second silicon oxide layer 106. See FIG. 2A.


The second heat treatment (or furnace annealing) is carried out at 900-1200° C. (typically 1050-1150° C.). This heat treatment relieves the stress due to Si—O—Si bond, thereby stabilizing the adhering interface. As the result, the single-crystal silicon layer 109 is completely adhered to the supporting substrate 107. In this example, this heat treatment is carried out at 1100° C. for 2 hours in an atmosphere comprising hydrogen or an oxidizing atmosphere. See FIG. 2B.


As the bonding interface becomes stabilized, the buried insulating layer 111 is defined. In FIG. 2B, the broken line in the buried insulating layer 111 denotes the adhering interface where firm adhering has taken place.


Polishing is performed to flatten the surface of the single-crystal silicon layer 109 and the porous silicon layer 110. The chemical mechanical polishing is employed in this example, although any other known polishing methods may be used.


Wet etching is performed to selectively remove the porous silicon layer 110 present near the surface of the supporting substrate 107 (or in the single-crystal silicon layer 109). A preferred etchant for this etching is a mixed aqueous solution of hydrofluoric acid and hydrogen peroxide. It is reported that a 1:5 mixed solution of 49% HF and 30% H2O2 has a selective ratio greater than 100,000 for the single-crystal silicon layer and the porous silicon layer.


The wafer up to this stage is shown in FIG. 2C. The ceramic substrate (supporting substrate) 107 has the buried insulating layer 111, on which is the single-crystal silicon layer 112 divided into a plurality of islands.


The SOI substrate is now completed. However, it should preferably undergo heat treatment at 900-1200° C. (typically 1050-1150° C.) in a reducing atmosphere (hydrogen or hydrogen-containing atmosphere) to smooth out the surface of the single-crystal silicon layer 112 on which there still exist minute irregularities. This heat treatment reduces the naturally occurred oxide film, promoting the surface diffusion of silicon atoms, thereby giving rise to a smooth surface.


This heat treatment also effectively reduces the content of impurities in the single-crystal silicon layer 112 by the action of hydrogen atoms to help impurities to diffuse into the gas phase. The Impurities are phosphorus and boron which are originally contained in the single-crystal silicon substrate 101.


Thus there is obtained the desired SOI substrate constructed such that a single-crystal silicon thin film divided into islands is formed on a supporting substrate having an insulating surface. This example offers the advantage of preventing cracking and peeling due to stress because the porous silicon layer 110 functions as a stress relaxing layer in the heat treatment step (shown in FIG. 2B) for bonding. This leads to greatly improved yields in the production of SOI substrates.


EXAMPLE 2

This example demonstrates, with reference to FIG. 3, the fabrication of TFT on the single-crystal silicon layer (in an island shape) which was formed by the process in Example 1.


First, the single-crystal silicon layer (in an island shape) is formed according to the process of Example 1. It is covered with a gate insulating film 302 of silicon oxide (120 nm thick) by plasma CVD. Then, a gate electrode 303 of n-type polysilicon is formed. See FIG. 3A.


Doping is performed to impart the n-type or p-type by the self-alignment process which employs the gate electrodes 303 as a mask. (In this example to fabricate n-type TFTs, the dopant is phosphorus. For p-type TFTs, the dopant is boron.) This step forms the impurity region 304. See FIG. 3B.


That part of the silicon layer which is just under the gate electrode may be doped with an impurity for reverse conductivity type (for example, boron in the case of n-type. TFT) so as to control the threshold value of TFT. This doping may be accomplished through the gate electrode or previously before the gate electrode is formed.


On the gate electrode 303 is formed a side wall (side spacer) 305 of silicon oxide by any known anisotropic etching. Alternatively, a side wall of silicon nitride may be formed on a silicon oxide film which has previously been formed on the gate electrode 303 by plasma oxidation.


Doping with phosphorus is performed again so as to form a region in which the concentration of impurity is higher than the above-mentioned impurity region 304. As the result of these two doping steps, there are defined the source region 306, the drain region 307, the LSD (lightly doped drain) region 308, and the channel forming region 309. See FIG. 3C.


Annealing is performed to activate the impurity which has been added in the previous step and to restore the damaged silicon layer which has resulted from doping. This annealing may be furnace annealing, laser annealing, or lamp annealing, or a combination thereof.


The wafer shown in FIG. 3C is entirely covered with a cobalt film (not shown), which subsequently undergoes thermal annealing. Thus, a cobalt silicide layer 310 is formed. Incidentally, this cobalt film may be replaced by titanium film or tungsten film. This step is known and hence its detailed description is omitted.


An interlayer insulating film 311 (1 μm thick) is formed from a resin material, such as polyimide, acrylate, polyamide, polyimideamide, and benzocyclobutene (BCB). This insulating film may be silicon oxide film, silicon nitride film, or silicon oxynitride film. The insulating film of resin material may be combined with the insulating film of silicon oxide or the like.


Contact holes are made in the interlayer insulating film 311, and the source wiring 312 and the drain wiring 313 are formed from aluminum. Finally, furnace annealing is performed (for hydrogenation) on the entire element in a hydrogen atmosphere at 350° C. for 2 hours.


Thus there is obtained a TFT as shown in FIG. 3D. This example merely illustrates one TFT structure and the application of the present invention is not limited to it. In other words, the present invention may be applied to any known structures with respect to the TFT.


The structure shown in FIG. 3D may be used to form a pixel switching element for the active matrix display unit if the drain wiring 313 is electrically connected to a pixel electrode (not shown) by any known means.


In other words, the present invention is effective for production of electro-optical apparatus such as liquid crystal display units and electroluminescence (EL) display units.


As mentioned above, the present invention may be applied to TFTs of any structure or a variety of semiconductor circuits. That is, the present invention may be applied to any semiconductor devices with TFTs and other semiconductor circuits.


EXAMPLE 3

This example demonstrates a liquid crystal display unit (FIG. 4) with TFT semiconductor circuits fabricated by the process in Example 2. The pixel TFT (or pixel switching element) and the cell assembly may be produced by any known method; therefore, their detailed description is omitted.


In FIG. 4, there are shown a supporting substrate (with an insulating surface) 11, a pixel matrix circuit 12, a source driver circuit 13, a gate driver circuit 14, a counter substrate 15, a FPC (flexible printed circuit) 16, and a signal processing circuit 17.


The signal processing circuit 17 contains such processing circuits as D/A converter, gamma-correcting circuit, and signal splitting circuit, which used to be formed in an IC. Signal processing may be accomplished by means of an IC chip (with MOSFETs conventionally fabricated on a single-crystal silicon substrate) on the supporting substrate.


Although this example demonstrates a liquid crystal display unit, the present invention may be applied to any electroluminescence (EL) display unit and electrochromic (EC) display unit of active matrix type.


This example demonstrates merely a liquid crystal display unit; the application of the present invention is not limited to it.


EXAMPLE 4

The present invention can be applied to the entire IC technologies or to all the semiconductor circuits now on the market. For example, it can be applied to microprocessors (such as RISC processors and ASIC processors which are integrated on one chip), signal processing circuits (such as D/A converters), and high-frequency circuits for portable equipment (such as pocket telephones, PHS, and mobile computers).



FIG. 5A shows one example of microprocessors, which is typically composed of a CPU core 21, RAM 22, clock controller 23, cache memory 24, cache controller 25, serial interface 26, and I/O port 27.


Actual microprocessors greatly vary in circuit design depending on their use. (FIG. 5A is a schematic diagram.) The central part of any microprocessor is an IC (Integrated Circuit) 28 shown in FIG. 5B. The IC 28 has integrated circuits formed on a semiconductor chip 29 and protected by ceramic or the like.


The integrated circuits (or semiconductor circuits) formed on a semiconductor chip 29 accord with the present invention. In this example, the basic unit of the semiconductor circuits is the CMOS circuit composed of an n-channel TFT 30 and a p-channel TFT 31 as shown in FIG. 5C. This structure saves power consumption.


The microprocessor shown in this example is used as an essential part for various electronic machines and equipment, such as personal computers, portable information terminals, home appliances, and automotive and vehicular controllers.


EXAMPLE 5

The present invention may be used to form CMOS circuits and pixel matrix circuits. These circuits may be used for various electro-optical apparatuses (such as liquid crystal display of active matrix type, EL display of active matrix type, and EC display of active matrix type). In other words, the present invention can be applied to any electronic machines and apparatus equipped with these electro-optical devices as display media.


Examples of these electronic machines and apparatus include video cameras, digital cameras, projectors (of rear type or front type), head-mount display (goggle-type display), car navigation, personal computer, and mobile information terminals (mobile computers, pocket telephones, and electronic books). They are illustrated in FIGS. 6A to 6F and 7A to 7D.



FIG. 6A shows a personal computer which consists of a main body 2001, an image input 2002, a display unit 2003, and a keyboard 2004. The present invention may be applied to the image input 2002 and the display unit 2003 and other signal control circuits.



FIG. 6B shows a video camera which consists of a main body 2101, a display 2102, an audio input unit 2103, a switching unit 2104, a battery 2105, and an image receiver 2106. The present invention may be applied to the display unit 2102 and the video input 2103 and other signal control circuits.



FIG. 6C shows a mobile computer which consists of a main body 2201, a camera unit 2202, an image receiver 2203, a switching unit 2204, and a display unit 2205. The present invention may be applied to the display unit 2205 and other signal control circuits.



FIG. 6D shows a goggle type display which consists of a main body 2301, a display unit 2302, and arms 2303. The present invention may be applied to the display unit 2302 and other signal control circuits.



FIG. 6E shows a player for a recording medium recorded programs, which consists of a main body 2401, a display unit 2402, a speaker 2403, a recording medium 2404, and a switching unit 2405. Incidentally, this apparatus may employ a DVD (digital versatile disc) or CD as the recording medium. It is used to enjoy music and movies and internet. The present invention may be applied to the display unit 2402 and other signal control circuits.



FIG. 6F shows a digital camera which consists of a main body 2501, a display unit 2502, an eyepiece 2503, a switching unit 2504, and an image receiver (not shown). The present invention may be applied to the display unit 2502 and other signal control circuits.



FIG. 7A shows a front-type projector which consists of a display unit 2601 and a screen 2602. The present invention may be applied to the display unit and other signal control circuits.



FIG. 7B is a rear-type projector which consists of a main body 2701, a display unit 2702, a mirror 2703, and a screen 2704. The present invention may be applied to the display and other signal control circuits.



FIG. 7C shows an example of the structure of the display units 2601 and 2702 in FIGS. 7A and 7B, respectively. The display units 2601 and 2702 each consist of an optical system for light source 2801, mirrors 2802, 2804, 2805 and 2806, a dichroic mirror 2803, a prism 2807, a liquid crystal display unit 2808, a phase difference plate 2809, and a projecting optical system 2810. The projecting optical system 2810 contains projector lenses. This example shows the one which contains three plates. The one which has a single plate may also be possible. Incidentally, the example shown in FIG. 7C may be modified such that the arrowed optical paths may be provided with such optical elements as lenses, polarizing film, phase difference adjusting film, and IR film.



FIG. 7D shows an example of the structure of the light source optical system 2801 in FIG. 7C. The light source optical system 2801 consists of a reflector 2811, a light source 2812, lens arrays 2813 and 2814, a polarizing light converting element 2815, and a condenser lens 2816. The light source optical system shown in FIG. 7D is illustrative only but is not limitative. For example, the light source optical system may be provided with such optical elements as lenses, polarizing film, phase difference adjusting film, and IR film.


As mentioned above, the present invention may be applied to a broad range of fields, including almost all electronic machines and equipment. And, the electronic machines and equipment in this example may be realized by any combination of Examples 1 to 4.


EFFECT OF THE INVENTION

According to the present invention, it is possible to produce thin film of single-crystal silicon by Smart-Cut method without causing cracking and peeling to the thin film of single-crystal silicon during heat treatment. In other words, the present invention greatly contributes to yields and production cost of SOI substrates.


This in turn leads to improved yields and reduced production costs of semiconductor devices with TFT semiconductor circuits.

Claims
  • 1. A method of manufacturing a semiconductor device, said method comprising the steps of: forming a first silicon oxide film on a first single crystal semiconductor substrate, the first single crystal semiconductor substrate comprising silicon;adding hydrogen to the first single crystal semiconductor substrate through the first silicon oxide film to form a hydrogen added layer in the first single crystal semiconductor substrate;bonding the first single crystal semiconductor substrate to a second substrate with the first silicon oxide film disposed between the first single crystal semiconductor substrate and the second substrate;separating the first single crystal semiconductor substrate at the hydrogen added layer by a heat treatment so that a semiconductor layer is formed over the second substrate;forming a single crystal semiconductor island by etching a portion of the semiconductor layer;heating the single crystal semiconductor island at a temperature within a range of 900 to 1200° C.;forming a gate electrode over the single crystal semiconductor island;forming a metal silicide layer on the gate electrode; andforming an interlayer insulating film over the metal silicide layer, the interlayer insulating film comprising silicon nitride,wherein the interlayer insulating film is in contact with an upper surface of the metal silicide layer.
  • 2. The method according to claim 1, wherein the second substrate is a glass substrate.
  • 3. The method according to claim 1, wherein the second substrate is a semiconductor substrate.
  • 4. The method according to claim 1, further comprising a step of anodizing a portion of the first single crystal semiconductor substrate, wherein the portion of the first single crystal semiconductor substrate corresponds to the etched portion of the semiconductor layer in the step of forming the single crystal semiconductor island.
  • 5. The method according to claim 1, wherein the step of heating the single crystal semiconductor island is performed in a reducing atmosphere.
  • 6. The method according to claim 1, further comprising a step of flattening the semiconductor layer by chemical mechanical polishing.
  • 7. The method according to claim 1, wherein the step of forming the first silicon oxide film on the first single crystal semiconductor substrate is performed by oxidation of a surface of the first single crystal semiconductor substrate.
  • 8. A method of manufacturing a semiconductor device, said method comprising the steps of: forming a first silicon oxide film on a first single crystal semiconductor substrate, the first single crystal semiconductor substrate comprising silicon;adding hydrogen to the first single crystal semiconductor substrate through the first silicon oxide film to form a hydrogen added layer in the first single crystal semiconductor substrate;bonding the first single crystal semiconductor substrate to a second silicon oxide film formed on a second substrate with the first silicon oxide film disposed between the first single crystal semiconductor substrate and the second substrate;separating the first single crystal semiconductor substrate at the hydrogen added layer by a heat treatment so that a semiconductor layer is formed over the second substrate;forming a single crystal semiconductor island by etching a portion of the semiconductor layer;heating the single crystal semiconductor island at a temperature within a range of 900 to 1200° C.,forming a gate electrode over the single crystal semiconductor island;forming a metal silicide layer on the gate electrode; andforming an interlayer insulating film over the metal silicide layer, the interlayer insulating film comprising silicon nitride,wherein the interlayer insulating film is in contact with an upper surface of the metal silicide layer.
  • 9. The method according to claim 8, wherein the second substrate is a glass substrate.
  • 10. The method according to claim 8, wherein the second substrate is a semiconductor substrate.
  • 11. The method according to claim 8, further comprising a step of anodizing a portion of the first single crystal semiconductor substrate, wherein the portion of the first single crystal semiconductor substrate corresponds to the etched portion of the semiconductor layer in the step of forming the single crystal semiconductor island.
  • 12. The method according to claim 8, wherein the step of heating the single crystal semiconductor island is performed in a reducing atmosphere.
  • 13. The method according to claim 8, further comprising a step of flattening the semiconductor layer by chemical mechanical polishing.
  • 14. The method according to claim 8, wherein the step of forming the first silicon oxide film on the first single crystal semiconductor substrate is performed by oxidation of a surface of the first single crystal semiconductor substrate.
  • 15. A method of manufacturing a semiconductor device, said method comprising the steps of: forming a first silicon oxide film on a first single crystal semiconductor substrate, the first single crystal semiconductor substrate comprising silicon;adding hydrogen to the first single crystal semiconductor substrate through the first silicon oxide film to form a hydrogen added layer in the first single crystal semiconductor substrate;bonding the first single crystal semiconductor substrate to a second silicon oxide film formed on a second substrate with the first silicon oxide film disposed between the first single crystal semiconductor substrate and the second substrate;separating the first single crystal semiconductor substrate at the hydrogen added layer by a heat treatment so that a semiconductor layer is formed over the second substrate;heating the semiconductor layer to stabilize an adhering interface between the first silicon oxide film and the second silicon oxide film;forming a single crystal semiconductor island by etching a portion of the semiconductor layer;heating the single crystal semiconductor island at a temperature within a range of 900 to 1200° C.,forming a gate electrode over the single crystal semiconductor island;forming a metal silicide layer on the gate electrode; andforming an interlayer insulating film over the metal silicide layer, the interlayer insulating film comprising silicon nitride,wherein the interlayer insulating film is in contact with an upper surface of the metal silicide layer.
  • 16. The method according to claim 15, wherein the second substrate is a glass substrate.
  • 17. The method according to claim 15, wherein the second substrate is a semiconductor substrate.
  • 18. The method according to claim 15, further comprising a step of anodizing a portion of the first single crystal semiconductor substrate, wherein the portion of the first single crystal semiconductor substrate corresponds to the etched portion of the semiconductor layer in the step of forming the single crystal semiconductor island.
  • 19. The method according to claim 15, wherein the step of heating the semiconductor layer is performed at a temperature within a range of 900 to 1200° C.
  • 20. The method according to claim 15, wherein the step of heating the single crystal semiconductor island is performed in a reducing atmosphere.
  • 21. The method according to claim 15, further comprising a step of flattening the semiconductor layer by chemical mechanical polishing.
  • 22. The method according to claim 15, wherein the step of forming the first silicon oxide film on the first single crystal semiconductor substrate is performed by oxidation of a surface of the first single crystal semiconductor substrate.
  • 23. A method of manufacturing a semiconductor device, said method comprising the steps of: forming a first silicon oxide film on a first single crystal semiconductor substrate, the first single crystal semiconductor substrate comprising silicon;adding hydrogen to the first single crystal semiconductor substrate through the first silicon oxide film to form a hydrogen added layer in the first single crystal semiconductor substrate;bonding the first single crystal semiconductor substrate to a second substrate with the first silicon oxide film disposed between the first single crystal semiconductor substrate and the second substrate;separating the first single crystal semiconductor substrate at the hydrogen added layer by a heat treatment so that a semiconductor layer is formed over the second substrate;forming a single crystal semiconductor island by etching a portion of the semiconductor layer;heating the single crystal semiconductor island at a temperature within a range of 900 to 1200° C.;forming a gate insulating film on the single crystal semiconductor island;forming a gate electrode comprising poly silicon over the single crystal semiconductor island with the gate insulating film interposed therebetween;forming a side wall comprising silicon nitride adjacent to a side surface of the gate electrode;forming a metal silicide layer on the gate electrode; andforming an interlayer insulating film over the metal silicide layer and the side wall, the interlayer insulating film comprising silicon nitride,wherein the interlayer insulating film is in contact with an upper surface of the metal silicide layer.
  • 24. The method according to claim 23, wherein the second substrate is a glass substrate.
  • 25. The method according to claim 23, wherein the second substrate is a semiconductor substrate.
  • 26. The method according to claim 23, further comprising a step of anodizing a portion of the first single crystal semiconductor substrate, wherein the portion of the first single crystal semiconductor substrate corresponds to the etched portion of the semiconductor layer in the step of forming the single crystal semiconductor island.
  • 27. The method according to claim 23, wherein the step of heating the single crystal semiconductor island is performed in a reducing atmosphere.
  • 28. The method according to claim 23, further comprising a step of flattening the semiconductor layer by chemical mechanical polishing.
  • 29. The method according to claim 23, wherein the step of forming the first silicon oxide film on the first single crystal semiconductor substrate is performed by oxidation of a surface of the first single crystal semiconductor substrate.
  • 30. A method of manufacturing a semiconductor device, said method comprising the steps of: forming a first silicon oxide film on a first single crystal semiconductor substrate, the first single crystal semiconductor substrate comprising silicon;adding hydrogen to the first single crystal semiconductor substrate through the first silicon oxide film to form a hydrogen added layer in the first single crystal semiconductor substrate;bonding the first single crystal semiconductor substrate to a second silicon oxide film formed on a second substrate with the first silicon oxide film disposed between the first single crystal semiconductor substrate and the second substrate;separating the first single crystal semiconductor substrate at the hydrogen added layer by a heat treatment so that a semiconductor layer is formed over the second substrate;forming a single crystal semiconductor island by etching a portion of the semiconductor layer;heating the single crystal semiconductor island at a temperature within a range of 900 to 1200° C.;forming a gate insulating film on the single crystal semiconductor island;forming a gate electrode comprising polysilicon over the single crystal semiconductor island with the gate insulating film interposed therebetween;forming a side wall comprising silicon nitride adjacent to a side surface of the gate electrode with,forming a metal silicide layer on the gate electrode; andforming an interlayer insulating film over the metal silicide layer and the side wall, the interlayer insulating film comprising silicon nitride,wherein the interlayer insulating film is in contact with an upper surface of the metal silicide layer.
  • 31. The method according to claim 30, wherein the second substrate is a glass substrate.
  • 32. The method according to claim 30, wherein the second substrate is a semiconductor substrate.
  • 33. The method according to claim 30, further comprising a step of anodizing a portion of the first single crystal semiconductor substrate, wherein the portion of the first single crystal semiconductor substrate corresponds to the etched portion of the semiconductor layer in the step of forming the single crystal semiconductor island.
  • 34. The method according to claim 30, wherein the step of heating the single crystal semiconductor island is performed in a reducing atmosphere.
  • 35. The method according to claim 30, further comprising a step of flattening the semiconductor layer by chemical mechanical polishing.
  • 36. The method according to claim 30, wherein the step of forming the first silicon oxide film on the first single crystal semiconductor substrate is performed by oxidation of a surface of the first single crystal semiconductor substrate.
  • 37. A method of manufacturing a semiconductor device, said method comprising the steps of: forming a first silicon oxide film on a first single crystal semiconductor substrate, the first single crystal semiconductor substrate comprising silicon;adding hydrogen to the first single crystal semiconductor substrate through the first silicon oxide film to form a hydrogen added layer in the first single crystal semiconductor substrate;bonding the first single crystal semiconductor substrate to a second silicon oxide film formed on a second substrate with the first silicon oxide film disposed between the first single crystal semiconductor substrate and the second substrate;separating the first single crystal semiconductor substrate at the hydrogen added layer by a heat treatment so that a semiconductor layer is formed over the second substrate;heating the semiconductor layer to stabilize an adhering interface between the first silicon oxide film and the second silicon oxide film;forming a single crystal semiconductor island by etching a portion of the semiconductor layer;heating the single crystal semiconductor island at a temperature within a range of 900 to 1200° C.;forming a gate insulating film on the single crystal semiconductor island;forming a gate electrode comprising polysilicon over the single crystal semiconductor island with the gate insulating film interposed therebetween;forming a side wall comprising silicon nitride adjacent to a side surface of the gate electrode,forming a metal silicide layer on the gate electrode; andforming an interlayer insulating film over the metal silicide layer and the side wall, the interlayer insulating film comprising silicon nitride,wherein the interlayer insulating film is in contact with an upper surface of the metal silicide layer.
  • 38. The method according to claim 37, wherein the second substrate is a glass substrate.
  • 39. The method according to claim 37, wherein the second substrate is a semiconductor substrate.
  • 40. The method according to claim 37, further comprising a step of anodizing a portion of the first single crystal semiconductor substrate, wherein the portion of the first single crystal semiconductor substrate corresponds to the etched portion of the semiconductor layer in the step of forming the single crystal semiconductor island.
  • 41. The method according to claim 37, wherein the step of heating the semiconductor layer is performed at a temperature within a range of 900 to 1200° C.
  • 42. The method according to claim 37, wherein the step of heating the single crystal semiconductor island is performed in a reducing atmosphere.
  • 43. The method according to claim 37, further comprising a step of flattening the semiconductor layer by chemical mechanical polishing.
  • 44. The method according to claim 37, wherein the step of forming the first silicon oxide film on the first single crystal semiconductor substrate is performed by oxidation of a surface of the first single crystal semiconductor substrate.
Priority Claims (1)
Number Date Country Kind
10-214125 Jul 1998 JP national
US Referenced Citations (217)
Number Name Date Kind
3964941 Wang Jun 1976 A
4217153 Fukunaga et al. Aug 1980 A
4583122 Ohwada et al. Apr 1986 A
4665419 Sasaki May 1987 A
4733947 Ota et al. Mar 1988 A
4753896 Matloubian Jun 1988 A
4768076 Aoki et al. Aug 1988 A
4786955 Plus et al. Nov 1988 A
4822752 Sugahara et al. Apr 1989 A
4857986 Kinugawa Aug 1989 A
4899202 Blake et al. Feb 1990 A
4933298 Hasegawa Jun 1990 A
4943837 Konishi et al. Jul 1990 A
5002630 Kermani et al. Mar 1991 A
5059304 Field Oct 1991 A
5130770 Blanc et al. Jul 1992 A
5215931 Houston Jun 1993 A
5243213 Miyazawa et al. Sep 1993 A
5258323 Sarma et al. Nov 1993 A
5261999 Pinker et al. Nov 1993 A
5317236 Zavracky et al. May 1994 A
5317433 Miyawaki et al. May 1994 A
5341028 Yamaguchi et al. Aug 1994 A
5371037 Yonehara Dec 1994 A
5374564 Bruel Dec 1994 A
5387555 Linn et al. Feb 1995 A
5403759 Havemann Apr 1995 A
5407837 Eklund Apr 1995 A
5424230 Wakai Jun 1995 A
5426062 Hwang Jun 1995 A
5444282 Yamaguchi et al. Aug 1995 A
5508209 Zhang et al. Apr 1996 A
5548150 Omura et al. Aug 1996 A
5550070 Funai et al. Aug 1996 A
5569620 Linn et al. Oct 1996 A
5573961 Hsu et al. Nov 1996 A
5574292 Takahashi et al. Nov 1996 A
5576556 Takemura et al. Nov 1996 A
5581092 Takemura Dec 1996 A
5612230 Yuzurihara et al. Mar 1997 A
5633182 Miyawaki et al. May 1997 A
5640033 Matsuoka Jun 1997 A
5643826 Ohtani et al. Jul 1997 A
5648277 Zhang et al. Jul 1997 A
5693959 Inoue et al. Dec 1997 A
5695557 Yamagata et al. Dec 1997 A
5698869 Yoshimi et al. Dec 1997 A
5710057 Kenney Jan 1998 A
5714395 Bruel Feb 1998 A
5719065 Takemura et al. Feb 1998 A
5750000 Yonehara et al. May 1998 A
5767529 Kobori et al. Jun 1998 A
5778237 Yamamoto et al. Jul 1998 A
5784132 Hashimoto Jul 1998 A
5793073 Kaminishi et al. Aug 1998 A
5818076 Zhang et al. Oct 1998 A
5821138 Yamazaki et al. Oct 1998 A
5837569 Makita et al. Nov 1998 A
5840616 Sakaguchi et al. Nov 1998 A
5841173 Yamashita Nov 1998 A
5849627 Linn et al. Dec 1998 A
5854123 Sato et al. Dec 1998 A
5854509 Kunikiyo Dec 1998 A
5856229 Sakaguchi et al. Jan 1999 A
5869387 Sato et al. Feb 1999 A
5877070 Goesele et al. Mar 1999 A
5882987 Srikrishnan Mar 1999 A
5886385 Arisumi et al. Mar 1999 A
5893730 Yamazaki et al. Apr 1999 A
5899711 Smith May 1999 A
5904528 Lin et al. May 1999 A
5913111 Kataoka et al. Jun 1999 A
5923962 Ohtani et al. Jul 1999 A
5926430 Noda et al. Jul 1999 A
5929527 Yamazaki et al. Jul 1999 A
5943105 Fujikawa et al. Aug 1999 A
5949107 Zhang Sep 1999 A
5953622 Lee et al. Sep 1999 A
5962897 Takemura et al. Oct 1999 A
5965918 Ono Oct 1999 A
5966594 Adachi et al. Oct 1999 A
5966620 Sakaguchi et al. Oct 1999 A
5980633 Yamagata et al. Nov 1999 A
5982002 Takasu et al. Nov 1999 A
5985681 Hamajima et al. Nov 1999 A
5985740 Yamazaki et al. Nov 1999 A
6020252 Aspar et al. Feb 2000 A
6027988 Cheung et al. Feb 2000 A
6031249 Yamazaki et al. Feb 2000 A
6044474 Klein Mar 2000 A
6049092 Konuma et al. Apr 2000 A
6051453 Takemura Apr 2000 A
6054363 Sakaguchi et al. Apr 2000 A
6063698 Tseng et al. May 2000 A
6063706 Wu May 2000 A
6077731 Yamazaki et al. Jun 2000 A
6093937 Yamazaki et al. Jul 2000 A
6096582 Inoue et al. Aug 2000 A
6107639 Yamazaki et al. Aug 2000 A
6107654 Yamazaki Aug 2000 A
6118148 Yamazaki Sep 2000 A
6121117 Sato et al. Sep 2000 A
6124613 Kokubun Sep 2000 A
6127702 Yamazaki et al. Oct 2000 A
6133073 Yamazaki et al. Oct 2000 A
6140667 Yamazaki et al. Oct 2000 A
6157421 Ishii Dec 2000 A
6165880 Yaung et al. Dec 2000 A
6171982 Sato Jan 2001 B1
6180497 Sato et al. Jan 2001 B1
6184556 Yamazaki et al. Feb 2001 B1
6191007 Matsui et al. Feb 2001 B1
6191476 Takahashi et al. Feb 2001 B1
6207969 Yamazaki Mar 2001 B1
6211041 Ogura Apr 2001 B1
6218678 Zhang et al. Apr 2001 B1
6246068 Sato et al. Jun 2001 B1
6262438 Yamazaki et al. Jul 2001 B1
6268842 Yamazaki et al. Jul 2001 B1
6271101 Fukunaga Aug 2001 B1
6287900 Yamazaki et al. Sep 2001 B1
6291275 Yamazaki et al. Sep 2001 B1
6294478 Sakaguchi et al. Sep 2001 B1
6307220 Yamazaki Oct 2001 B1
6326249 Yamazaki et al. Dec 2001 B1
6331208 Nishida et al. Dec 2001 B1
6335231 Yamazaki et al. Jan 2002 B1
6335716 Yamazaki et al. Jan 2002 B1
6342433 Ohmi et al. Jan 2002 B1
6350702 Sakaguchi et al. Feb 2002 B2
6362076 Inazuki et al. Mar 2002 B1
6365933 Yamazaki et al. Apr 2002 B1
6369410 Yamazaki et al. Apr 2002 B1
6380046 Yamazaki Apr 2002 B1
6380560 Yamazaki et al. Apr 2002 B1
6388291 Zhang et al. May 2002 B1
6388652 Yamazaki et al. May 2002 B1
6420759 Yamazaki et al. Jul 2002 B2
6421754 Kau et al. Jul 2002 B1
6424011 Assaderaghi et al. Jul 2002 B1
6433361 Zhang et al. Aug 2002 B1
6452211 Ohtani et al. Sep 2002 B1
6455401 Zhang et al. Sep 2002 B1
6458637 Yamazaki et al. Oct 2002 B1
6465287 Yamazaki et al. Oct 2002 B1
6528820 Yamazaki et al. Mar 2003 B1
6534380 Yamauchi et al. Mar 2003 B1
6549184 Koyama et al. Apr 2003 B1
6583474 Yamazaki et al. Jun 2003 B2
6590230 Yamazaki et al. Jul 2003 B1
6602761 Fukunaga Aug 2003 B2
6617612 Zhang et al. Sep 2003 B2
6667494 Yamazaki et al. Dec 2003 B1
6686623 Yamazaki Feb 2004 B2
6730932 Yamazaki et al. May 2004 B2
6787806 Yamazaki et al. Sep 2004 B1
6803264 Yamazaki et al. Oct 2004 B2
6808965 Miyasaka et al. Oct 2004 B1
6844628 Yamazaki et al. Jan 2005 B2
6849872 Yamazaki et al. Feb 2005 B1
6867431 Konuma et al. Mar 2005 B2
6875633 Fukunaga Apr 2005 B2
6882018 Ohtani et al. Apr 2005 B2
6940094 Yamazaki et al. Sep 2005 B2
6979882 Yamazaki et al. Dec 2005 B1
7023052 Yamazaki et al. Apr 2006 B2
7138658 Yamazaki et al. Nov 2006 B2
7148119 Sakaguchi et al. Dec 2006 B1
RE39484 Bruel Feb 2007 E
7172929 Yamazaki et al. Feb 2007 B2
7176525 Fukunaga Feb 2007 B2
7199024 Yamazaki Apr 2007 B2
7223666 Ohtani et al. May 2007 B2
7298021 Yamazaki et al. Nov 2007 B2
7381599 Konuma et al. Jun 2008 B2
7446392 Yamazaki et al. Nov 2008 B2
7473592 Yamazaki et al. Jan 2009 B2
7473971 Yamazaki et al. Jan 2009 B2
7476576 Yamazaki et al. Jan 2009 B2
7525158 Konuma et al. Apr 2009 B2
7569856 Konuma et al. Aug 2009 B2
7638805 Yamazaki et al. Dec 2009 B2
7642598 Yamazaki et al. Jan 2010 B2
20010019153 Sato et al. Sep 2001 A1
20010053607 Sakaguchi et al. Dec 2001 A1
20020109144 Yamazaki Aug 2002 A1
20030087503 Sakaguchi et al. May 2003 A1
20040104435 Ohtani et al. Jun 2004 A1
20040164300 Yamazaki et al. Aug 2004 A1
20040256621 Konuma et al. Dec 2004 A1
20050009252 Yamazaki et al. Jan 2005 A1
20050142705 Konuma et al. Jun 2005 A1
20050153489 Konuma et al. Jul 2005 A1
20070007529 Takemura et al. Jan 2007 A1
20070020888 Yamazaki et al. Jan 2007 A1
20070108510 Fukunaga May 2007 A1
20070173000 Yamazaki Jul 2007 A1
20070184632 Yamazaki et al. Aug 2007 A1
20070210451 Ohtani et al. Sep 2007 A1
20070252206 Yamazaki et al. Nov 2007 A1
20080054269 Yamazaki et al. Mar 2008 A1
20080061301 Yamazaki Mar 2008 A1
20080067529 Yamazaki Mar 2008 A1
20080067596 Yamazaki et al. Mar 2008 A1
20080067597 Yamazaki Mar 2008 A1
20080070335 Yamazaki et al. Mar 2008 A1
20080083953 Yamazaki Apr 2008 A1
20080113487 Yamazaki et al. May 2008 A1
20080113488 Yamazaki et al. May 2008 A1
20080213953 Yamazaki Sep 2008 A1
20080286940 Fukunaga Nov 2008 A1
20080286941 Yamazaki Nov 2008 A1
20080286942 Yamazaki Nov 2008 A1
20080286956 Yamazaki Nov 2008 A1
20090123643 Yamazaki et al. May 2009 A1
20090236698 Yamazaki et al. Sep 2009 A1
20090289254 Konuma et al. Nov 2009 A1
Foreign Referenced Citations (71)
Number Date Country
0 485 233 May 1992 EP
0545694 Jun 1993 EP
0 553 852 Aug 1993 EP
0 645 802 Mar 1995 EP
0 663 688 Jul 1995 EP
0 723 286 Jul 1996 EP
0 767 486 Apr 1997 EP
0 793 263 Sep 1997 EP
0 843 344 May 1998 EP
0 954 014 Nov 1999 EP
0 957 012 Jan 2000 EP
0 975 012 Jan 2000 EP
1 043 768 Oct 2000 EP
1 251 556 Oct 2002 EP
1 564 799 Aug 2005 EP
1 564 800 Aug 2005 EP
63-318779 JP Dec 1988 JP
01-264254 Oct 1989 JP
02-042725 Feb 1990 JP
02-260442 Oct 1990 JP
03-079035 Apr 1991 JP
04-206766 Jul 1992 JP
04-242958 Aug 1992 JP
04-348532 Dec 1992 JP
05-166689 Jul 1993 JP
05-211128 Aug 1993 JP
05-217821 Aug 1993 JP
05-218410 Aug 1993 JP
06-217994 Aug 1993 JP
05-226620 Sep 1993 JP
05-257171 Oct 1993 JP
05-315355 Nov 1993 JP
06-177154 Jun 1994 JP
06-268223 Sep 1994 JP
07-169974 Jul 1995 JP
07-235651 Sep 1995 JP
07-249749 Sep 1995 JP
07-283381 Oct 1995 JP
08-255907 Oct 1996 JP
09-008124 Jan 1997 JP
09-045882 Feb 1997 JP
09-162090 Jun 1997 JP
09-213916 Aug 1997 JP
09-260682 Oct 1997 JP
09-289166 Nov 1997 JP
09-289167 Nov 1997 JP
09-289323 Nov 1997 JP
09-293876 Nov 1997 JP
10-012883 Jan 1998 JP
10-012889 Jan 1998 JP
10-032202 Feb 1998 JP
10-064817 Mar 1998 JP
10-093100 Apr 1998 JP
10-125879 May 1998 JP
10-125881 May 1998 JP
10-125926 May 1998 JP
10-125927 May 1998 JP
10-133233 May 1998 JP
10-135350 May 1998 JP
10-135468 May 1998 JP
10-135475 May 1998 JP
10-200080 Jul 1998 JP
10-209465 Aug 1998 JP
10-242154 Sep 1998 JP
11-045862 Feb 1999 JP
11-163363 Jun 1999 JP
11-307472 Nov 1999 JP
2000-012864 Jan 2000 JP
2000-100680 Apr 2000 JP
2000-106424 Apr 2000 JP
2003-179216 Jun 2003 JP
Non-Patent Literature Citations (12)
Entry
A.J. Auberton-Herve et al., “Unibond SOI Wafer by Smart Cut”, Industrial Research Society (Kogyo Chosa Kai); Electronic Material, pp. 83-87, Aug. 1997 (Concise Statement attached).
Bell et al., “A Dissolved Wafer Process Using a Porous Silicon Sacrificial Layer and a Lightly-Doped Bulk Silicon Etch-Stop”, Micro Electro Mechanical Systems, 1998, MEMS 98, Proceedings, The Eleventh Annual International Workshop on 1998, pp. 251-256.
Izumi, K. et al., “C.M.O.S. Devices Fabricated on Buried SiO2 Layers Formed by Oxygen Implantation into Silicon”, Electronics Letters, vol. 14, No. 18, pp. 593-594, Aug. 31, 1978.
Sakaguchi, K. et al., “Current Progress in Epitaxial Layer Transfer (ELTRAN)”, IEICE Transactions on Electronics, vol. E80, No. 3, pp. 378-387, Mar. 1, 1997.
Bruel, M. “Silicon on Insulator Material Technology”, Electronics Letters, vol. 31, No. 14, pp. 1201-1202, Jul. 6, 1995.
Stanley Wolf Ph.D, in “Silicon Processing for the VLSI Era”, vol. 2: Process Technology, Lattice Press, 1990, pp. 238-239.
Ben G. Streetman, Solid State Electronic Device, Second Edition, Prentice-Hall Inc., 1980, pp. 322.
Chau.R et al., “Scalability of Partially Depleted SOI Technology for Sub-0.25μM Logic Applications.”, IEDM 97: Technical Digest of International Electron Devices Meeting, Dec. 7, 1997, pp. 591-594.
Assaderaghi.F et al., “A 7.9/5.5 PSEC Toom/Low Temperature SOI CMOS,”, IEDM 97: Technical Digest of International Electron Devices Meeting, Dec. 7, 1997, pp. 415-418.
Nandakumar.M et al., “Shallow Trench Isolation for Advanced ULSI CMOS Technologies,”, IEDM 98: Technical Digest of International Electron Devices Meeting, Dec. 6, 1998, pp. 133-136.
Ishiyama.T et al., “Application of Reversed Silicon Wafter Direct Bonding to Thin-Film SOI Power ICS,”, Extended Abstracts of the 1997 International Conference on Solid State Devices and Materials, Sep. 16, 1997, pp. 162-163.
Auberton-Herve.A et al., “Unibond SOI Wafer by Smart Cut,”, Electronic Material, Aug. 1, 1997, vol. 36, No. 8, pp. 83-87, Industrial Research Society (Kogyo Chosa Kai).
Related Publications (1)
Number Date Country
20100144111 A1 Jun 2010 US
Divisions (4)
Number Date Country
Parent 11075687 Mar 2005 US
Child 11647373 US
Parent 10632930 Aug 2003 US
Child 11075687 US
Parent 09907911 Jul 2001 US
Child 10632930 US
Parent 09356704 Jul 1999 US
Child 09907911 US
Continuations (2)
Number Date Country
Parent 12170663 Jul 2008 US
Child 12705994 US
Parent 11647373 Dec 2006 US
Child 12170663 US