Claims
- 1. A process for fabricating an integrated circuit including at least one antifuse and an ESD protection cell for protecting said at least one antifuse from ESD damage during fabrication of said integrated circuit, said process comprising the steps of:
- a. forming an ESD protection cell lower electrode;
- b. forming a lower electrode for said at least one antifuse;
- c. depositing an interlayer dielectric layer over said ESD protection cell lower electrode and said lower electrode for said at least one antifuse;
- d. opening (i) an ESD protection cell opening having a first areal size and (ii) an antifuse cell opening having substantially said first areal size through said interlayer dielectric layer so as to expose, respectively, (i) a portion of a top surface, a portion of a side surface, and a corner therebetween of said ESD protection cell lower electrode and (ii) said lower electrode of said at least one antifuse;
- e. depositing an antifuse material layer over said interlayer dielectric layer, into said ESD protection cell opening and into said antifuse cell opening so as to overlie said ESD protection cell lower electrode and said lower electrode of said at least one antifuse.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of U.S. patent application Ser. No. 08/290,029 filed Aug. 12, 1994 now U.S. Pat. No. 5,498,895 in the name of inventor Wenn-Jei Chen and entitled "Process ESD Protection Devices for Use with Antifuses", which is, in turn, a continuation-in-part of U.S. patent application Ser. No. 08/277,673 filed Jul. 19, 1994 now U.S. Pat. No. 5,519,248 in the names of inventors Yeouchung Yen, Wenn-Jei Chen, Steve S. Chiang and Abdul R. Forouhi and entitled "Circuits for ESD Protection of Metal-to-Metal Antifuses During Processing" and assigned to Actel Corporation which is a continuation of U.S. patent application Ser. No. 08/087,942 filed Jul. 7, 1993 in the name of inventors Yeouchung Yen, Wenn-Jei Chen, Steve S. Chiang and Abdul R. Forouhi and entitled "Circuits for ESD Protection of Metal-to-Metal Antifuses During Processing", now U. S. Pat. No. 5,369,054.
US Referenced Citations (29)
Foreign Referenced Citations (1)
Number |
Date |
Country |
C416903 |
Mar 1991 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
290029 |
Aug 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
87942 |
Jul 1993 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
277673 |
Jul 1994 |
|