Claims
- 1. A process for forming conductive layers on the surface of an integrated circuit device, comprising the steps of:
- (a) providing a partially fabricated integrated circuit structure;
- (b) depositing a first metal layer overall, said first metal layer predominantly comprising titanium;
- (c) heating said partially fabricated integrated circuit structure in a nitrogen-bearing ambient, whereby at least surface portions of said metal everywhere react to form a composition including (at least at the surface thereof) a substantial fraction of nitrides;
- (d) depositing a second metal layer overall, said second metal layer also predominantly comprising titanium;
- (e) heating said partially fabricated integrated circuit structure in a nitrogen-bearing ambient, whereby said second metal layer everywhere reacts to form a composition consisting essentially (at least at the surface thereof) of nitrides;
- (f) patterning and etching the conductive layer formed by said steps of reacting said first and second metal layers to form conductive lines in a predetermined pattern.
- 2. The process of claim 1, wherein said partially fabricated integrated circuit structure also includes transistor gate lines predominantly comprising silicon, and wherein said heating step (e) also forms silicides on the surface of said gate lines.
- 3. A process for forming conductive layers on the surface of an integrated circuit device, comprising the steps of:
- (a) providing a partially fabricated integrated circuit structure;
- (b) depositing a first metal layer overall, said first metal layer predominantly comprising a metal whose nitride is conductive and is a good diffusion barrier;
- (c) heating said partially fabricated integrated circuit structure in a nitrogen-bearing ambient, whereby at least surface portions of said metal everywhere react to form a composition including (at least at the surface thereof) a substantial fraction of nitrides;
- (d) depositing a second metal layer overall, said second metal layer also predominantly comprising a metal (which may be the same as the metal of said first layer) whose nitride is conductive and is a good diffusion barrier;
- (e) heating said partially fabricated integrated circuit structure in a nitrogen-bearing ambient, whereby said second metal layer everywhere reacts to form a composition consisting essentially (at least at the surface thereof) of nitrides;
- (f) patterning and etching the conductive layer formed by said steps of reacting said first and second metal layers to form conductive lines in a predetermined pattern.
- 4. A process for forming conductive layers on the surface of an integrated circuit device, comprising the steps of:
- (a) providing a partially fabricated integrated circuit structure including active device areas having source/drain regions formed in silicon;
- (b) depositing a first metal layer overall, said first metal layer predominantly comprising a metal whose nitride is conductive and is a good diffusion barrier;
- (c) heating said partially fabricated integrated circuit structure in a nitrogen-bearing ambient, whereby at least surface portions of said metal everywhere react to form a composition including (at least at the surface thereof) a substantial fraction of nitrides, and portions of said metal directly in contact with silicon react to form a composition including (at least at the surface thereof in contact with silicon) a substantial fraction of silicides;
- (d) depositing a second metal layer overall, said second metal layer also predominantly comprising a metal (which may be the same as the metal of said first layer) whose nitride is conductive and is a good diffusion barrier;
- (e) heating said partially fabricated integrated circuit structure in a nitrogen-bearing ambient, whereby said second metal layer everywhere reacts to form a composition consisting essentially (at least at the surface thereof) of nitrides;
- (f) patterning and etching the conductive layer formed by said steps of reacting said first and second metal layers to form conductive lines in a predetermined pattern.
- 5. The process of claim 4, wherein said partially fabricated integrated circuit structure also includes transistor gate lines predominantly comprising silicon, and wherein said heating step (e) also forms silicides on the surface of said gate lines.
- 6. A process for forming conductive layers on the surface of an integrated circuit device, comprising the steps of:
- (a) providing a partially fabricated integrated circuit structure including active device areas having source/drain regions formed in silicon;
- (b) depositing a first metal layer overall, said first metal layer consisting essentially of titanium;
- (c) heating said partially fabricated integrated circuit structure in a nitrogen-bearing ambient, whereby at least surface portions of said metal everywhere react to form a composition including (at least at the surface thereof) a substantial fraction of titanium nitrides, and portions of said metal directly in contact with silicon react to form a composition including (at least at the surface thereof in contact with silicon) a substantial fraction of titanium silicides;
- (d) depositing a second metal layer overall, said second metal layer also predominantly comprising titanium;
- (e) heating said partially fabricated integrated circuit structure in a nitrogen-bearing ambient, whereby said second metal layer everywhere reacts to form a composition consisting essentially (at least at the surface thereof) of titanium nitrides;
- (f) patterning and etching the conductive layer formed by said steps of reacting said first and second metal layers to form conductive lines comprising a large fraction of titanium nitrides in a predetermined pattern.
- 7. The process of claim 6, wherein said partially fabricated integrated circuit structure also includes transistor gate lines predominantly comprising silicon, and wherein said heating step (d) also forms titanium silicides on the surface of said gate lines.
- 8. The process of claim 1, wherein said patterning step (f) also forms contact pads comprising a large fraction of nitrides at predetermined contact hole locations.
- 9. The process of claim 2, wherein said patterning step (f) also forms contact pads comprising a large fraction of nitrides at predetermined contact hole locations.
- 10. The process of claim 4, wherein said patterning step (f) also forms contact pads comprising a large fraction of nitrides at predetermined contact hole locations.
- 11. The process of claim 6, wherein said patterning step (f) also forms contact pads comprising a large fraction of nitrides at predetermined contact hole locations.
- 12. The process of claim 1, further comprising the additional step, prior to said step (f), of:
- (g) annealing said partially fabricated integrated circuit structure at a temperature greater than 700 C.
- 13. The process of claim 12, wherein said annealing step (g) is combined with said heating step (e).
- 14. The process of claim 2, further comprising the additional step, prior to said step (f), of:
- (g) annealing said partially fabricated integrated circuit structure at a temperature greater than 700 C.
- 15. The process of claim 14, wherein said annealing step (g) is combined with said heating step (e).
- 16. The process of claim 4, further comprising the additional step, prior to said step (f), of:
- (g) annealing said partially fabricated integrated circuit structure at a temperature greater than 700 C.
- 17. The process of claim 16, wherein said annealing step (g) is combined with said heating step (e).
- 18. The process of claim 6, further comprising the additional step, prior to said step (f), of:
- (g) annealing said partially fabricated integrated circuit structure at a temperature greater than 700 C.
- 19. The process of claim 18, wherein said annealing step (g) is combined with said heating step (e).
CROSS-REFERENCE TO RELATED APPLICATIONS
The present application is a continuation-in-part of prior application Ser. No. 729,318, filed 5/1/85, pending (TI-11029).
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4593454 |
Baudrant et al. |
Jun 1986 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
729318 |
May 1985 |
|