Processes used in fabricating a metal-insulator-semiconductor field effect transistor

Information

  • Patent Grant
  • 9508596
  • Patent Number
    9,508,596
  • Date Filed
    Friday, June 20, 2014
    10 years ago
  • Date Issued
    Tuesday, November 29, 2016
    8 years ago
Abstract
During fabrication, a second oxide layer is disposed over a first region and a second region of a structure. The second region includes a first oxide layer between the second oxide layer and an epitaxial layer. The first region corresponds to an active region of a metal-insulator-semiconductor field effect transistor (MISFET), and a first-type dopant source region, a second-type dopant body region, and a second-type dopant implant region are formed in the first region. The second region corresponds to a termination region of the MISFET. A mask is formed over the second region, and parts of the second oxide layer and the first oxide layer that are exposed through the gaps are removed, thereby exposing the epitaxial layer. Second-type dopant is deposited into the epitaxial layer through the resultant openings in the first and second oxide layers, thereby forming field rings for the MISFET.
Description
BACKGROUND

The manufacture of a metal-insulator-semiconductor field effect transistor (MISFET) device (e.g., a metal-oxide-semiconductor field effect transistor (MOSFET)) includes a number of critical photolithographic masking and alignment processes/steps.


U.S. Pat. No. 5,302,537 discusses the use of three mask processes for fabricating the active cell region and the termination region of a low-voltage MISFET. However, the processes described in that patent are inadequate for building a reliable high-voltage (greater than 80 volts (V)) device.


Field or termination rings that terminate the planar junction of the active cell region are commonly used to achieve a high-voltage device. U.S. Pat. No. 5,795,793 discusses the use of three mask processes for fabricating the active region of a MOSFET. An additional three masks are needed to form the termination rings, meaning at least six masks are needed to manufacture a high-voltage device.


Reducing the number of masks needed to manufacture a high-voltage device can decrease manufacturing costs and increase yield.


SUMMARY

Embodiments according to the present invention pertain to processes used in fabricating a metal-insulator-semiconductor field effect transistor (MISFET), in particular a high-voltage (e.g., greater than 80 V) MISFET, and also pertain to devices fabricated using such processes.


In an embodiment according to the invention, during fabrication of a MISFET (e.g., a MOSFET), a second oxide layer is disposed over a first region and a second region of a structure. The structure includes a semiconductor substrate with an n-type epitaxial layer. The first region corresponds to an active region of the MISFET, and the second region corresponds to a termination region of the MISFET. The second region includes a first oxide layer between the second oxide layer and an epitaxial layer. A first-type dopant source region, a second-type dopant body region, and a second-type dopant implant region are formed in the first region. A mask is formed over the second region, and parts of the second oxide layer and the first oxide layer in the second region that are exposed through gaps in the mask are removed, thereby exposing the epitaxial layer. Second-type dopant is deposited through the resultant openings in the first and second oxide layers into the epitaxial layer in the second region, thereby forming field rings for the MISFET.


More specifically, in one embodiment, a first oxide layer is deposited over an epitaxial layer of a structure. A first mask is formed over the first oxide layer. The first mask defines a second region corresponding to the termination region of the MISFET. The first oxide layer is removed from around the first mask to define a first region corresponding to the active region of the MISFET. After removing the first mask, a polysilicon layer is deposited over the first region and the second region. A second mask is formed over the polysilicon layer. The polysilicon layer is removed from around the second mask to form an opening in the polysilicon layer in the first region, thereby exposing the epitaxial layer. A first-type dopant source region, a second-type dopant body region, and a second-type dopant implant region are formed in the epitaxial layer through the opening. After the second mask is removed, a second oxide layer is deposited over the first region and the second region. A third mask is formed over at least the second region. The third mask includes mask elements separated by gaps, and parts of the second oxide layer and the first oxide layer that are exposed through the gaps are removed, thereby exposing the epitaxial layer. Also, in the second region, second-type dopant is deposited through the resultant openings in the first and second oxide layers into the epitaxial layer, thereby forming field rings for the MISFET. After the third mask is removed, a metal layer is deposited over the first region and the second region. A fourth mask is formed over the metal layer, and the metal layer is removed from areas around the fourth mask. After the fourth mask is removed, a passivation layer is deposited over the first region and the second region. A fifth mask is formed over the passivation layer, and the passivation layer is removed from around the fifth mask to form source and gate bond pad regions for the MISFET.


In one embodiment, the gaps in the third mask are uniformly sized and uniformly spaced. In one such embodiment, each of the gaps is between approximately 0.5 and 0.8 microns in width, and each of the mask elements has a width of approximately 1.8 microns.


In one embodiment, the third mask also includes mask elements over the first region. These mask elements are separated by a gap. Parts of the second oxide layer and the first-type dopant source region that are exposed through that gap are removed, thereby also exposing the second-type dopant implant region.


In summary, in embodiments according to the invention, five masks/mask steps are used. Generally speaking, the number of masks is reduced relative to conventional processes, from six masks to five masks, thus reducing manufacturing costs and increasing yield.


These and other objects and advantages of embodiments according to the present invention will be recognized by one skilled in the art after having read the following detailed description, which are illustrated in the various drawing figures.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. Like numbers denote like elements throughout the drawings and specification.



FIGS. 1A, 1B, and 1C are flowcharts showing examples of processes performed in fabricating a MISFET in an embodiment according to the present invention.



FIGS. 2, 3, 4, 5, 6, 7, 8, 9, and 10 are cross-sectional views of a portion of a MISFET at various points during fabrication in an embodiment according to the present invention.





DETAILED DESCRIPTION

In the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be recognized by one skilled in the art that the present invention may be practiced without these specific details or with equivalents thereof. In other instances, well-known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present invention.


The figures are not drawn to scale, and only portions of the structures, as well as the various layers that form those structures, may be shown in the figures.


As used herein, the letter “n” refers to an n-type dopant and the letter “p” refers to a p-type dopant. A plus sign “+” or a minus sign “−” is used to represent, respectively, a relatively high or relatively low concentration of the dopant.


The term “channel” is used herein in the accepted manner. That is, current moves within a FET in a channel, from the source connection to the drain connection. A channel can be made of either n-type or p-type semiconductor material; accordingly, a FET is specified as either an n-channel or p-channel device. The disclosure is presented in the context of an n-channel device, specifically an n-channel MISFET (e.g., a MOSFET); however, embodiments according to the present invention are not so limited. That is, the features described herein can be utilized in a p-channel device. The disclosure can be readily mapped to a p-channel device by substituting, in the discussion, n-type dopant and materials for corresponding p-type dopant and materials, and vice versa.



FIGS. 1A, 1B, and 1C illustrate a flowchart 100 of processes for fabricating a device (e.g., an n-channel MISFET) in an embodiment according to the present invention. As mentioned above, although the flowchart 100 is described using an n-channel device as an example, the processes can be readily adapted to manufacture a p-channel device. Also, other fabrication processes and steps may be performed along with the processes and steps discussed herein; that is, there may be a number of process steps before, in between and/or after the steps shown and described herein. Generally speaking, embodiments according to the present invention can replace portions of a conventional fabrication process without significantly affecting peripheral processes and steps.


In block 102, with reference also to FIG. 2, a semiconductor substrate 202 with an n-type epitaxial (epi) layer 204 is covered by a field oxide layer 206. The field oxide layer 206 may also be referred to herein as a first oxide layer. The thickness and doping profile of the epi layer 204 is specified by design to have a given breakdown voltage, particularly a breakdown voltage for a high voltage device.


In block 104, a first mask 208 is formed over the field oxide layer 206. The first mask 208 is used to define a region (which may be referred to herein as the first region) that corresponds to the active region of the device, and also defines a region (which may be referred to herein as the second region) that corresponds to the termination region of the device.


In block 106 of FIG. 1A, with reference also to FIG. 3, the field oxide layer 206 is removed from around the first mask 208, thereby defining the first (active) region and the second (termination) region. The field oxide layer 206 remains in the second region. The first mask 208 can then be removed.


An n-type dopant can then be implanted and driven into the first region and into the second region around the remaining field oxide layer 206 as shown in FIG. 3. A high-quality gate oxide layer 409 (FIG. 4) is formed after etching out the oxide formed during the drive and subsequent surface clean.


In block 108 of FIG. 1A, with reference also to FIG. 4, a polysilicon layer 410 is deposited over the first and second regions.


In block 110, a second mask 412 is formed over the polysilicon layer 410. The second mask 412 includes a number of mask elements separated by gaps, as shown in FIG. 4.


In block 112 of FIG. 1A, with reference also to FIG. 5, the polysilicon layer 410 and the gate oxide layer 409 are removed from around the second mask 412 to form openings (e.g., the opening 514) in the polysilicon layer 410 in the first region, thereby exposing the epitaxial layer 204.


In block 114 of FIG. 1A, an n-type dopant source region 516 and a p-type dopant body region 518 are formed in the epitaxial layer 204 through the opening 514 and other such openings, as shown in FIG. 5. More specifically, in one embodiment, the body region 518 is formed by introducing a p-type dopant (e.g., boron) by ion implantation into the region defined by the opening 514. A succeeding drive completes formation of the body region 518. Next, a shallow n-type dopant (e.g., arsenic) is introduced through the opening 514 to form the source region 516.


In block 116 of FIG. 1B, at this particular point in the process, spacers 522 are formed on each side of the opening 514 by deposition and etch-back of an oxide layer of suitable thickness. As shown in FIG. 5, the spacers are in contact with the polysilicon layer 410 and also in contact with the source region 516. Next, a p-type (p+) dopant implant (e.g., boron) is used to form the implant region 520 below the source region 516, using the spacers 522 to define the boundaries of the implant region 520. The spacers 522 offset the source region 516 and implant region 520 relative to one another and prevent the implant region 520 from diffusing beyond the edge of the source region 516, which would increase the device's threshold voltage.


In block 118 of FIG. 1B, with reference also to FIG. 6, after the second mask 412 (FIG. 4) is removed, a second oxide layer 624 (e.g., a low-temperature oxide (LTO) layer) is deposited over the first region and the second region.


In block 120 of FIG. 1B, a third mask 626 is formed over the first region and over the second region. In the second (termination) region, the third mask 626 includes mask elements 628 that are separated by gaps 630.


In one embodiment, the gaps 630 in the third mask 626 are uniformly sized and uniformly spaced. That is, in one embodiment, the width of each of the gaps 630 in the second region is approximately the same (within design and manufacturing tolerances), and the width of each of the mask elements 628 in the second region is approximately the same (within design and manufacturing tolerances). In one such embodiment, each of the gaps 630 is between approximately 0.5 and 0.8 microns in width, and each of the mask elements 628 has a width of approximately 1.8 microns.


As described below, the third mask 626 is used to form field rings in the termination region of the device. The field rings, and hence the mask elements 628 and gaps 630, do not have to be uniformly sized and spaced. In general, the dimensions (width and spacing) of the mask elements 628 and gaps 630 are chosen so that the field rings are formed close enough to each other to allow depletion to proceed laterally from the active region to the field ring closest to the active region, then to the next closest field ring, and so on.


In block 122 of FIG. 1B, with reference to FIG. 7, parts of the second oxide layer 624 in the second region and parts of the field oxide layer 206 in the second region that are exposed through the gaps 630 are removed, thereby exposing the epitaxial layer 204 in the second region through those gaps.


In block 124, a p-type dopant is deposited (e.g., implanted and driven) into the epitaxial layer 204 in the second region through the resulting gaps in the field oxide layer 206 and the second oxide layer 624 (corresponding to the gaps 630), thereby forming field rings 736 for the MISFET. The field rings 736 can be formed in this manner before or after the third mask is removed. The p-type implant-and-drive is chosen so as to obtain a field ring junction depth that achieves the specified breakdown voltage for the high-voltage device. In one embodiment, a metal field plate (not shown) is connected to each field ring (e.g., there is a field plate per field ring).


In one embodiment, based on the mask dimensions mentioned above, the width of each of the field rings 736 is about the same as the width of the gaps 630, and are separated from each other by a distance about the same as the width of the mask elements 628. As mentioned above, the field rings 736 do not have to be uniformly sized and spaced.


With reference back to FIG. 6, the third mask 626 also includes mask elements 632 over the first region. The mask elements 632 are separated by gaps (e.g., the gap 634) that are critically aligned to the openings in the polysilicon layer 410 (e.g., the opening 514 of FIG. 5) in the first region.


In block 126 of FIG. 1B, parts of the second oxide layer 624 and the source region 516 in the first region that are exposed through the gaps (e.g., the gap 634) are removed, thereby also exposing the implant region 520 as shown in FIG. 7.


In block 128 of FIG. 1B, with reference to FIG. 8, after the third mask 626 (FIG. 6) is removed, a metal layer 838 is deposited over the first region and the second region, in contact with the source region 516 and the implant region 520.


In block 130 of FIG. 1C, a fourth mask 840 is formed over the metal layer 838.


In block 132 of FIG. 1C, with reference also to FIG. 9, the metal layer 838 is removed from areas around the fourth mask 840.


In block 134, after the fourth mask 840 is removed, a passivation layer 942 is deposited over the first region and the second region. In the second region, the passivation layer 942 extends into the gaps between the remaining portions of the first oxide layer 206 and the second oxide layer 624, above the field rings 736.


In block 136, a fifth mask 944 is formed over the passivation layer 942.


In block 138 of FIG. 1C, with reference also to FIG. 10, the passivation layer 942 is removed from around the fifth mask to form source bond pad regions (e.g., the region 1046) and gate bond pad regions (e.g., the region 1048) for the device.


Thus, in embodiments according to the present invention, a high-voltage MISFET (e.g., MOSFET) can be manufactured using only five masks: the masks of block 104 (the active mask 208), block 110 (the poly mask 412), block 120 (the contact mask 626), block 130 (the metal mask 840), and block 136 (the passivation mask 944), used in that order.


Relative to conventional processes, the number of masks is reduced, from six masks to five masks, thus reducing manufacturing costs and increasing yield.


The foregoing descriptions of specific embodiments of the present invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to best explain the principles of the invention and its practical application, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims appended hereto and their equivalents.

Claims
  • 1. A process used in fabricating a metal-insulator-semiconductor field-effect transistor (MISFET), said process comprising: depositing a second oxide layer over a first region and a second region of a structure, said second region comprising a first oxide layer between said second oxide layer and an epitaxial layer, said first region having formed therein a first-type dopant source region, a second-type dopant body region, and a second-type dopant implant region, said first region corresponding to an active region of said MISFET and said second region corresponding to a termination region of said MISFET;forming a mask over said second region, said mask comprising a first plurality of mask elements separated by gaps, said mask further comprising a second plurality of mask elements over said first region, said mask elements in said second plurality separated by a gap;removing parts of said second oxide layer and said first oxide layer in said second region that are exposed through said gaps in said first plurality of mask elements, thereby exposing said epitaxial layer, and removing parts of said second oxide layer and said first-type dopant source region in said first region that are exposed through said gap in said second plurality of mask elements, thereby exposing said second-type dopant implant region;depositing second-type dopant into said epitaxial layer through openings formed in said second region by said removing parts of said second oxide layer and said first oxide layer in said second region, thereby forming field rings for said MISFET;forming a metal layer in contact with said first-type dopant source region and said second-type dopant implant region in said first region; andforming a passivation layer over said first and second regions, said passivation layer extending into said openings in said second region formed by said removing parts of said second oxide layer and said first oxide layer in said second region.
  • 2. The process of claim 1, wherein said forming said metal layer comprises: depositing metal over said first and second regions after said exposing said second-type dopant implant region;forming a second mask over said metal; andremoving said metal from areas around said second mask to form said metal layer in contact with said first-type dopant source region and said second-type dopant implant region.
  • 3. The process of claim 1, further comprising, prior to said depositing said second oxide layer: depositing a polysilicon layer over at least said first region;removing a portion of said polysilicon layer to expose an area of said first region in which said first-type dopant source region, said second-type dopant body region, and said second-type dopant implant region are subsequently formed; andafter forming said first-type dopant source region and said second-type dopant body region, and before forming said second-type dopant implant region, forming a spacer in contact with a remaining portion of said polysilicon layer and also in contact with said first-type dopant source region.
  • 4. The process of claim 1, wherein said gaps are uniformly sized and uniformly spaced.
  • 5. The process of claim 1, wherein each of said gaps is between approximately 0.5 and 0.8 microns in width, and wherein each of said mask elements has a width of approximately 1.8 microns.
  • 6. The MISFET fabricated by the process of claim 1.
  • 7. A method for fabricating a metal-insulator-semiconductor field-effect transistor (MISFET), said method comprising: depositing a first oxide layer over an epitaxial layer of a structure;forming a first mask over said first oxide layer, said first mask defining a second region corresponding to a termination region of said MISFET, said first oxide layer removed from around said first mask to define a first region corresponding to an active region of said MISFET;after removing said first mask, depositing a polysilicon layer over said first region and said second region;forming a second mask over said polysilicon layer, said polysilicon layer removed from around said second mask to form an opening in said polysilicon layer in said first region, thereby exposing said epitaxial layer, wherein a first-type dopant source region, a second-type dopant body region, and a second-type dopant implant region are formed in said epitaxial layer through said opening;after said second mask is removed, depositing a second oxide layer over said first region and said second region;forming a third mask over said second region, said third mask comprising a first plurality of mask elements separated by gaps, wherein parts of said second oxide layer and said first oxide layer that are exposed through said gaps are removed, thereby exposing said epitaxial layer, wherein further second-type dopant is deposited into said epitaxial layer through openings formed by removing said parts of said second oxide layer and said first oxide layer, thereby forming field rings for said MISFET;after said third mask is removed, depositing a metal layer over said first region and said second region;forming a fourth mask over said metal layer, said metal layer removed from areas around said fourth mask;after said fourth mask is removed, depositing a passivation layer over said first region and said second region; andforming a fifth mask over said passivation layer, said passivation layer removed from around said fifth mask to form source and gate bond pad regions for said MISFET.
  • 8. The method of claim 7, wherein said third mask further comprises a second plurality of mask elements over said first region, said mask elements in said second plurality separated by a gap, said method further comprising removing parts of said second oxide layer and said first-type dopant source region that are exposed through said gap, thereby also exposing said second-type dopant implant region.
  • 9. The method of claim 7, further comprising, after forming said first-type dopant source region and said second-type dopant body region, and before forming said second-type dopant implant region, forming spacers on each side of said opening, said spacers in contact with a remaining portion of said polysilicon layer and also in contact with said first-type dopant source region.
  • 10. The method of claim 7, wherein said gaps in said third mask are uniformly sized and uniformly spaced.
  • 11. The method of claim 7, wherein each of said gaps in said third mask is between approximately 0.5 and 0.8 microns in width, and wherein each of said mask elements has a width of approximately 1.8 microns.
  • 12. The MISFET fabricated by the process of claim 7.
  • 13. A method for fabricating a metal-insulator-semiconductor field-effect transistor (MISFET), said method comprising: removing a first oxide layer of a structure from around a first mask to define a first region corresponding to an active region of said MISFET and to expose an epitaxial layer underlying said first oxide layer, said first mask covering a second region corresponding to a termination region of said MISFET;after removing said first mask and depositing a polysilicon layer over said first and second regions, removing said polysilicon layer from an area in said first region that is not covered by a second mask, thereby forming an opening in said polysilicon layer and exposing said epitaxial layer, wherein a first-type dopant source region, a second-type dopant body region, and a second-type dopant implant region are formed in said epitaxial layer through said opening;after removing said second mask and depositing a second oxide layer over said first and second regions, removing said first oxide layer and said second oxide layer from areas in said second region that are exposed through gaps in a third mask, thereby exposing said epitaxial layer in said second region, wherein further second-type dopant is deposited into said epitaxial layer in said second region through openings formed by said removing said first oxide layer and said second oxide layer from areas in said second region, thereby forming field rings for said MISFET;after removing said third mask and depositing a metal layer over said first and second regions, removing said metal layer from around a fourth mask; andafter removing said fourth mask and depositing a passivation layer over said first and second regions, removing said passivation layer from around a fifth mask to form source and gate bond pad regions for said MISFET.
  • 14. The method of claim 13, further comprising removing parts of said second oxide layer and said first-type dopant source region that are exposed through a gap in said third mask over said first region, thereby also exposing said second-type dopant implant region.
  • 15. The method of claim 13, further comprising, after forming said first-type dopant source region and said second-type dopant body region, and before forming said second-type dopant implant region, forming spacers on each side of said opening, said spacers in contact with a remaining portion of said polysilicon layer and also in contact with said first-type dopant source region.
  • 16. The method of claim 13, wherein said gaps in said third mask are uniformly sized and uniformly spaced.
  • 17. The method of claim 13, wherein each of said gaps in said third mask is between approximately 0.5 and 0.8 microns in width, and wherein each of said mask elements has a width of approximately 1.8 microns.
  • 18. The MISFET fabricated by the process of claim 13.
US Referenced Citations (142)
Number Name Date Kind
4191603 Garbarino et al. Mar 1980 A
4375999 Nawata et al. Mar 1983 A
4399449 Herman et al. Aug 1983 A
4532534 Ford et al. Jul 1985 A
4584025 Takaoka et al. Apr 1986 A
4593302 Lidow et al. Jun 1986 A
4602266 Coe Jul 1986 A
4620211 Baliga et al. Oct 1986 A
4646117 Temple Feb 1987 A
4680853 Lidow et al. Jul 1987 A
4710265 Hotta Dec 1987 A
4803532 Mihara Feb 1989 A
4819044 Murakami Apr 1989 A
4819052 Hutter Apr 1989 A
4941026 Temple Jul 1990 A
4954854 Dhong et al. Sep 1990 A
4974059 Kinzer Nov 1990 A
4982249 Kim et al. Jan 1991 A
5016066 Takahashi May 1991 A
5019526 Yamane et al. May 1991 A
5034338 Neppl et al. Jul 1991 A
5034346 Alter et al. Jul 1991 A
5072266 Bulucea et al. Dec 1991 A
5086007 Ueno Feb 1992 A
5087577 Strack Feb 1992 A
5156993 Su Oct 1992 A
5160491 Mori Nov 1992 A
5168331 Yilmaz Dec 1992 A
5171699 Hutter et al. Dec 1992 A
5233215 Baliga Aug 1993 A
5250449 Kuroyanagi et al. Oct 1993 A
5268586 Mukherjee et al. Dec 1993 A
5298442 Bulucea et al. Mar 1994 A
5316959 Kwan et al. May 1994 A
5341011 Hshieh et al. Aug 1994 A
5362665 Lu Nov 1994 A
5378655 Hutchings et al. Jan 1995 A
5396085 Baliga Mar 1995 A
5404040 Hshieh et al. Apr 1995 A
5422508 Yilmaz et al. Jun 1995 A
5429964 Yilmaz et al. Jul 1995 A
5474946 Ajit et al. Dec 1995 A
5497013 Temple Mar 1996 A
5521409 Hshieh et al. May 1996 A
5578508 Baba et al. Nov 1996 A
5597765 Yilmaz et al. Jan 1997 A
5614751 Yilmaz et al. Mar 1997 A
5637898 Baliga Jun 1997 A
6162695 Hwang et al. Dec 2000 A
6228700 Lee May 2001 B1
6274904 Tihanyi Aug 2001 B1
6285060 Korec et al. Sep 2001 B1
6445054 Traijkovic et al. Sep 2002 B1
6465843 Hirler et al. Oct 2002 B1
6489204 Tsui Dec 2002 B1
6794239 Gonzalez Sep 2004 B2
6831345 Kinoshita et al. Dec 2004 B2
6906380 Pattanayak et al. Jun 2005 B1
6927451 Darwish Aug 2005 B1
7045857 Darwish et al. May 2006 B2
7122875 Hatade Oct 2006 B2
7224022 Tokano et al. May 2007 B2
7335946 Bhalla et al. Feb 2008 B1
7348235 Fujiishi Mar 2008 B2
7449354 Marchant et al. Nov 2008 B2
7504307 Peake Mar 2009 B2
7704864 Hshieh Apr 2010 B2
7745883 Williams et al. Jun 2010 B2
7759204 Hshieh et al. Jul 2010 B2
7910486 Yilmaz et al. Mar 2011 B2
7960786 Huang et al. Jun 2011 B2
7964913 Darwish Jun 2011 B2
8076718 Takaya et al. Dec 2011 B2
8344457 Noguchi et al. Jan 2013 B2
8350325 Tamaki et al. Jan 2013 B2
8432000 Grebs Apr 2013 B2
8802529 Yilmaz et al. Aug 2014 B2
8803207 Grebs et al. Aug 2014 B2
9082845 Seok Jul 2015 B1
20010026989 Thapar Oct 2001 A1
20010050394 Onishi et al. Dec 2001 A1
20020016034 Gonzalez Feb 2002 A1
20020030237 Omura et al. Mar 2002 A1
20020123196 Chang et al. Sep 2002 A1
20030011046 Qu Jan 2003 A1
20030085422 Amali et al. May 2003 A1
20030193067 Kim et al. Oct 2003 A1
20040021173 Sapp Feb 2004 A1
20040021174 Kobayashi Feb 2004 A1
20040113201 Bhalla et al. Jun 2004 A1
20040222458 Hsieh et al. Nov 2004 A1
20040222461 Peyre-Lavigne et al. Nov 2004 A1
20050035401 Yamaguchi Feb 2005 A1
20050215011 Darwish et al. Sep 2005 A1
20050242392 Pattanayak et al. Nov 2005 A1
20060014349 Williams et al. Jan 2006 A1
20060209887 Bhalla et al. Sep 2006 A1
20060214242 Carta et al. Sep 2006 A1
20060246650 Williams et al. Nov 2006 A1
20060267090 Sapp et al. Nov 2006 A1
20060273390 Hshieh et al. Dec 2006 A1
20070040217 Saito et al. Feb 2007 A1
20070108515 Hueting et al. May 2007 A1
20070155104 Marchant et al. Jul 2007 A1
20080042172 Hirler et al. Feb 2008 A1
20080073707 Darwish Mar 2008 A1
20080079078 Noguchi et al. Apr 2008 A1
20080090347 Huang et al. Apr 2008 A1
20080166845 Darwish Jul 2008 A1
20080197407 Challa et al. Aug 2008 A1
20080211020 Saito Sep 2008 A1
20080246081 Li Oct 2008 A1
20080290403 Ono et al. Nov 2008 A1
20090020810 Marchant Jan 2009 A1
20090079002 Lee et al. Mar 2009 A1
20090085099 Su et al. Apr 2009 A1
20090085541 Jang Apr 2009 A1
20090090967 Chen et al. Apr 2009 A1
20090206440 Schulze et al. Aug 2009 A1
20090315104 Hsieh Dec 2009 A1
20100006935 Huang et al. Jan 2010 A1
20100078775 Mauder et al. Apr 2010 A1
20100264486 Denison et al. Oct 2010 A1
20100289032 Zhang et al. Nov 2010 A1
20100311216 Marchant Dec 2010 A1
20110001189 Challa et al. Jan 2011 A1
20010095359 Tipirneni Apr 2011
20110089486 Xu et al. Apr 2011 A1
20110089488 Yilmaz et al. Apr 2011 A1
20110193158 Anderson et al. Aug 2011 A1
20110233667 Tai et al. Sep 2011 A1
20110284953 Long et al. Nov 2011 A1
20120032258 Zeng et al. Feb 2012 A1
20120061753 Nishiwaki Mar 2012 A1
20120319199 Zeng et al. Dec 2012 A1
20130140633 Pattanayak Jun 2013 A1
20130207172 Hsieh Aug 2013 A1
20130207227 Azam et al. Aug 2013 A1
20130214355 Fang et al. Aug 2013 A1
20130320462 Tipirneni et al. Dec 2013 A1
20140332919 Guan et al. Nov 2014 A1
20140346593 Hsieh Nov 2014 A1
Foreign Referenced Citations (39)
Number Date Country
3932621 Apr 1990 DE
10343084 May 2005 DE
112006003618 Nov 2008 DE
0227894 Jul 1987 EP
0279403 Aug 1988 EP
0310047 Apr 1989 EP
0345380 Dec 1989 EP
0580213 Jan 1994 EP
0583023 Feb 1994 EP
0 620 588 Oct 1994 EP
2647596 Nov 1990 FR
2033658 May 1980 GB
2087648 May 1982 GB
2134705 Aug 1984 GB
2137811 Oct 1984 GB
2166290 Apr 1986 GB
56-58267 May 1981 JP
59-84474 May 1984 JP
59-141267 Aug 1984 JP
20-249367 Dec 1985 JP
61-80860 Apr 1986 JP
62-176168 Aug 1987 JP
1-42177 Feb 1989 JP
1-198076 Aug 1989 JP
1-310576 Dec 1989 JP
2-91976 Mar 1990 JP
2002033479 Jan 2002 JP
3273180 Apr 2002 JP
2002-540603 Nov 2002 JP
2003-101039 Apr 2003 JP
2003-179223 Jun 2003 JP
2005-209983 Aug 2005 JP
2005-286328 Oct 2005 JP
2006-128507 May 2006 JP
2006-310782 Nov 2006 JP
2007-157799 Jun 2007 JP
110-2012-0027299 Mar 2012 KR
2006027739 Mar 2006 WO
2007002857 Jan 2007 WO
Non-Patent Literature Citations (11)
Entry
Takemura, et al., “BSA Technology for Sub-100nm Deep Base Bipolar Transistors”, Int'l Elec. Devs. Meeting, 1987, pp, 375-378. Jan.
S.C. Sun, et al., “Modeling of the On-Resistance of LDMOS, VDMOS and VMOS Power Transistors”, IEEE Trans. Electron Devices, vol. ED-27, No. 2, Feb. 1980, pp. 356-367.
P. Ou-Yang, “Double Ion Implanted V-Mos Technology”, IEEE Journal of Solid State Circuits, vol. SC-12, No. 1, Feb. 1977, pp. 3-10.
D. Juame, et al., “High-Voltage Planar Devices Using Filed Plate and Semi-Resistive Layers”, IEEE Trans. on Electron Devices, vol. 38, No. 7, Jul. 1991, pp. 1681-1684.
Baliga, “Modem Power Devices”, A Wiley-Interscience Publication, John Wiley & Sons, Inc., 1987, pp. 62-131.
Barbuscia, et al., “Modeling of Polysilicon Dopant Diffusion for Shallow-Junction Bipolar Technology”, IEDM, 1984, pp. 757-760, No Month.
K. Shenai, et al., “Optimum Low-Voltage Silicon Power Switches Fabricated Using Sclaed Trench MOS Technologies”, IEEE, International Electron Devices Meeting, Dec. 9, 1990, San Francisco, USA, pp. 793-797.
Antognetti, “Power Integrated Circuits: Physics, Design, and Applications”, McGraw-Hill Book Co., 1986, pp. 114-3.27, Dec.
“SMP6ON06, 60N05, SMP5ON06, 50N05, N-Channel Enhancement Mode Transistors”, Mospower Data Book, Siliconix Inc., 1988, pp. 4-423-4-426.
Hang, et al., “Vertical FET Random-Access Memories With Deep Trench Isolation”, IBM Technical Disclosure Bulletin, vol. 22, No. 8B, Jan. 1980, pp. 3683-3687.
Patent Application as Filed for U.S. Appl. No. 14/663,872, Inventors: Misbah Ul Azam, et al., Filed Mar. 20, 2015; “MOSFET Termination Trench”.
Related Publications (1)
Number Date Country
20150372077 A1 Dec 2015 US