Claims
- 1. A processing device for controlling two hierarchical level data caches, comprising:a processor which executes a prefetch instruction included as one of a plurality of instructions of a program stored in a main memory which is external of said processing device; a memory interface unit which controls said main memory; an internal cache controlled as a first level cache; and a cache control function which controls an external cache external of said processing devices as a second level cache, wherein said prefetch instruction, when executed, causes said processor to perform a prefetch operation by transferring operand data to be used in a subsequent load instruction from said main memory to said external cache only, not to said internal cache, prior to executing said subsequent load instruction.
- 2. A processing device according to claim 1, wherein said prefetch instruction includes at least one indication bit for specifying a quantity of said operand data to be transferred from said main memory to said external cache, said at least one indication bit being included in an operation code of said prefetch instruction.
- 3. A processing device according to claim 2, wherein said at least one indication bit further specifies that a quantity of said operand data is to be transferred in an amount equal to an integer times that of a quantity of data transferred by a cache access instruction other than said prefetch instruction from said main memory to said external cache.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-280836 |
Oct 1995 |
JP |
|
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 09/609,376, filed Jul. 3, 2000, now U.S. Pat. No. 6,381,679; which is a continuation of U.S. patent application Ser. No. 08/738,912, filed Oct. 28, 1996, now U.S. Pat. No. 6,131,145, the contents of each are incorporated herein by reference.
US Referenced Citations (8)
Non-Patent Literature Citations (5)
Entry |
Bennett et al, “Prefetching in a Multilevel Memory Hierarchy,” IBM Tech. Disc. Bull., vol. 25, No. 1, Jun. 1982, p. 88.* |
“Cache Prefetching Scheme With Increased Timeliness and Conditional Prefetches for a Two-Level Cache Structure,” IBM TDB, vol. 34, No. 2, Jul. 1991, pp. 375-376.* |
Chi, et al, “Reducing Data Access Penalty Using Intelligent Opcode Driven Cache Prefetching” Proceedings Int'l. Conf. On Computer Design: VLSI in Computers and Processors, IEEE compute. Soc. Press, pp. 512-517 (conf. Date Oct. 2-4, 1995). |
Chi et al, “Complier Driven Data Cache Prefetching for High performance Computers” Proceedings of 1994 IEEE Region 10's Ninth Annual Int'l Conf. Aug. 22-26, 1994, pp. 274-278. Vol. 1. |
D. Callahan et al, Software Prefetching, Proceedings of the 4th International Conference on Architectual Support for Programming Languages and operating Systems, 4/91, pp. 40-52. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/609376 |
Jul 2000 |
US |
Child |
10/086724 |
|
US |
Parent |
08/738912 |
Oct 1996 |
US |
Child |
09/609376 |
|
US |