Claims
- 1. A processor including a first bus, a second bus, and control means for producing control signals, said processor also including means comprising:
- counter means having a plurality of inputs and a plurality of outputs and responsive to said control means and coupled between said first bus and said second bus for incrementing digital information at said inputs in response to said control means;
- first means responsive to said control means for operatively coupling said inputs to said first bus to effect transferring digital information from said first bus to said inputs;
- second means responsive to said control means for operatively coupling said inputs to said second bus to effect transferring digital information from said second bus to said inputs;
- third means responsive to said control means for operatively coupling said outputs to said second bus to effect transferring digital information from said outputs to said second bus;
- said second means and said third means controllably coupling said outputs, respectively, to said inputs via said second bus in response to said control means in order to cause said counter means to temporarily latch information present on said inputs upon the condition that said first means and said third means, respectively, simultaneously operatively couple said outputs to said second bus and said second bus to said inputs.
- 2. The processor as recited in claim 1 further including:
- program register means coupled between said first bus and said second bus for temporarily storing digital information received from said counter means, said program register means having a plurality of inputs and a plurality of outputs;
- fourth means responsive to said control means for operatively coupling said outputs of said counter means to said inputs of said program register means to effect transferring digital information from said outputs of said counter means to said program register means;
- fifth means responsive to said control means for operatively coupling said outputs of said program register means to said first bus to effect transferring digital information from said program register means to said first bus; and
- sixth means responsive to said control means for operatively coupling said outputs of said program register means to said second bus.
- 3. The processor as recited in claim 2 wherein:
- said second bus includes a plurality of bus lines;
- said second means includes a plurality of field effect transistors each having a gate electrode coupled to said control means, a source electrode coupled to a respective one of said bus lines, and a drain electrode coupled to a respective one of said inputs of said counter means; and
- said third means includes a plurality of field effect transistors each having a gate electrode coupled to said control means, a source electrode coupled to a respective one of said outputs of said program register means, and a drain electrode coupled to a respective one of said bus lines.
- 4. The processor as recited in claim 1 wherein said counter means further includes means responsive to said control means for decrementing digital information at said inputs in response to said control means.
Parent Case Info
This is a continuation, of application Ser. No. 519,150, filed Oct. 30, 1974, now abandoned.
US Referenced Citations (3)
Continuations (1)
|
Number |
Date |
Country |
Parent |
519150 |
Oct 1974 |
|