Claims
- 1. In a computer system comprising a motherboard adapted to receive a processor-inclusive memory module (PIMM), said PIMM comprising:
- a printed circuit board having first and second opposing surfaces; said printed circuit board having an address line formed therein;
- first memory means mounted on said first surface of said printed circuit board, said first memory means coupled to said address line by a first cache bus;
- a second memory means mounted on said second surface of said printed circuit board, said second memory means coupled to said address line by a second cache bus, said first and second memory means mounted in a clamshelled orientation on said respective first and second surfaces of said printed circuit board, said first and second memory means mounted to said printed circuit board using a Ball Grid Array attachment configuration;
- processing means mounted on said first surface of said printed circuit board, said processing means coupled to said address line, said processing means having a plurality of contact pads disposed thereon;
- electrical connectors disposed on said second surface of said printed circuit board, said electrical connectors electrically coupleable to respective said contact pads of said processing means, said electrical connectors adapted to be removably attached to said mother board such that said printed circuit board, with said first and second memory means and said processing means mounted thereto, is removably attachable to said mother board; and
- cooling means thermally coupled to said processing means.
- 2. The PIMM of claim 1 wherein said cooling means is also thermally coupled to said first memory means.
- 3. The PIMM of claim 1 wherein said second memory means is adapted to be thermally coupled to said mother board when said electrical connectors are coupled to said mother board.
- 4. The PIMM of claim 1 wherein said first and second memory means are comprised of synchronous memory means.
- 5. The PIMM of claim 1 further comprising:
- four first memory means mounted to said first surface of said printed circuit board;
- four second memory means mounted to said second surface of said printed circuit board, said four second memory means mounted on said second surface of said printed circuit board directly opposite respective said four first memory means mounted on said first surface of said substrate; and
- tag memory means mounted to said printed circuit board.
- 6. The PIMM of claim 1 wherein a low inductance spring contact mounts said processing means on said printed circuit board.
- 7. The PIMM of claim 1 further comprising:
- probe test points and high-frequency test probes disposed on said printed circuit board for testing said processing means and said first and second memory means.
- 8. The PIMM of claim 1 wherein said processing means and said first and second memory means access said address line using said first and second cache buses at a speed of up to 200 MHz.
- 9. The PIMM of claim 5 wherein two of said first SRAMs and two of said second SRAMs are coupled to said address line by four respective cache buses coupled thereto such that four of said SRAMs share a common address line.
Parent Case Info
This is a continuation of application Ser. No. 08/789,557 filed on Jan. 27, 1997, now U.S. Pat. No. 5,710,733.
US Referenced Citations (16)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 392 892 |
Oct 1990 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
789557 |
Jan 1997 |
|