Claims
- 1. An active device for an integrated circuit structure having a layer of a lattice mismatched material selectively formed only over those portions of a single crystal silicon substrate doped to form active regions of said active device and a layer consisting essentially of polycrystalline silicon selectively deposited only over and in contact with said layer of lattice mismatched material.
- 2. The active device of claim 1 wherein said active device comprises a bipolar device and said layer of a lattice mismatched material is located only over a base region in said substrate.
- 3. An integrated circuit structure comprising:
- a) a single crystal silicon substrate;
- b) a layer of a material which is lattice mismatched with respect to silicon selectively formed only over doped portions of said single crystal silicon substrate; and
- c) a layer consisting essentially of polycrystalline silicon formed only over and in contact with said layer of lattice mismatched material.
- 4. The integrated circuit structure of claim 3 wherein said lattice mismatched material comprises a material capable of reacting with native oxide on the surface of said portions of said single crystal silicon substrate to reduce said native oxide.
- 5. The integrated circuit structure of claim 4 wherein said reduction reaction between said native oxide and said lattice mismatched material forms a volatile reaction product.
- 6. The integrated circuit structure of claim 4 wherein said lattice mismatched material further comprises a material capable of forming a thermally and chemically stable deposition product on said portions of said single crystal silicon substrate after said reaction with said native oxide.
- 7. The integrated circuit structure of claim 6 wherein said lattice mismatched material is selected from the group consisting of germanium, an alloy of silicon and germanium, and a silicon germanium carbide.
- 8. The integrated circuit structure of claim 7 wherein the amount of germanium in said lattice mismatched material ranges from 1 mole % to 100 mole %.
- 9. The integrated circuit structure of claim 7 wherein the amount of germanium in said lattice mismatched material ranges from 6 mole % to 100 mole %.
- 10. The integrated circuit structure of claim 3 wherein the thickness of said layer of lattice mismatched material ranges from about 50 .ANG. to about 500 .ANG..
- 11. In an integrated circuit structure wherein shallow source/drain regions will be formed in a single crystal silicon substrate, the improvement which comprises:
- a) a layer of a material which is lattice mismatched to silicon selectively deposited only over portions of a single crystal silicon substrate where source/drain regions will be formed; and
- b) a layer consisting essentially of polycrystalline silicon deposited only over and in contact with said layer of lattice mismatched material.
- 12. The integrated circuit structure of claim 11 wherein the thickness of said layer of lattice mismatched material ranges from about 10 .ANG. to about 200 .ANG..
- 13. The integrated circuit structure of claim 11 wherein said lattice mismatched material comprises a material capable of reacting with native oxide on the surface of said portions of said single crystal silicon substrate to reduce said native oxide to form a volatile reaction product and to form a thermally and chemically stable deposition product on said portions of said single crystal silicon substrate after said reaction with said native oxide.
- 14. The integrated circuit structure of claim 11 wherein said lattice mismatched material is selected from the group consisting of germanium, an alloy of silicon and germanium, and silicon germanium carbide.
- 15. The integrated circuit structure of claim 14 wherein the amount of germanium in said lattice mismatched material ranges from 25 mole % to 100 mole %.
- 16. The integrated circuit structure of claim 14 wherein the amount of germanium in said lattice mismatched material ranges from 25 mole % to 70 mole %.
- 17. In an integrated circuit structure comprising a polycrystalline silicon emitter for a bipolar device formed over a single crystal silicon substrate, the improvement which comprises:
- a) a base region formed over a portion of a single crystal silicon substrate;
- b) a layer of a material which is lattice mismatched to silicon and which has a higher bandgap than silicon deposited only over said base region; and
- c) a layer consisting essentially of polycrystalline silicon selectively deposited only over and in contact with said layer of lattice mismatched material.
- 18. The integrated circuit structure of claim 17 wherein said lattice mismatched material comprises a silicon germanium carbide.
- 19. In an integrated circuit structure wherein one or more shallow active regions of a semiconductor device will be formed in a single crystal silicon substrate, the improvement which comprises:
- a) a layer of a material which is lattice mismatched to silicon selectively deposited only over and in contact with said single crystal silicon substrate where said one or more active regions will be formed; and
- b) a layer consisting essentially of polycrystalline silicon deposited only over and in contact with said layer of lattice mismatched material.
- 20. An MOS device for an integrated circuit structure having a layer of a lattice mismatched material selectively formed only over regions in a single crystal silicon substrate doped to form source/drain regions of said MOS device and a layer consisting essentially of polycrystalline silicon selectively deposited only over said layer of lattice mismatched material.
- 21. In an integrated circuit structure wherein shallow source/drain regions will be formed in a single crystal silicon substrate, the improvement which comprises:
- a) a layer of a material which is lattice mismatched to silicon selectively deposited only over portions of a single crystal silicon substrate where source/drain regions will be formed; and
- b) a layer consisting essentially of polycrystalline silicon deposited only over said layer of lattice mismatched material to a minimum thickness sufficient to permit subsequent implantation of dopant into said polycrystalline silicon to be carried out to a depth not exceeding the depth of said polycrystalline silicon, whereby said implanted dopant is subsequently diffused from said implanted polycrystalline silicon through said layer of lattice mismatched material into said single crystal substrate thereunder to form said shallow source/drain regions.
- 22. In an integrated circuit structure wherein shallow source/drain regions will be formed in a single crystal silicon substrate, the improvement which comprises:
- a) a layer of a material which is lattice mismatched to silicon selectively deposited only over portions of a single crystal silicon substrate where source/drain regions will be formed; and
- b) a layer consisting essentially of polycrystalline silicon deposited only over said layer of lattice mismatched material, said layer consisting essentially of polycrystalline silicon having a thickness sufficient to permit subsequent reaction of said deposited polycrystalline silicon with a metal layer formed over said polycrystalline silicon to form metal silicide contacts to said shallow source/drain regions in said substrate.
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 08/566,161, filed Nov. 30, 1995, now abandoned, which is a division of U.S. patent application Ser. No. 08/374,193, filed Jan. 18, 1995, U.S. Pat. No. 5,646,07 .
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5091760 |
Maeda et al. |
Feb 1992 |
|
5268324 |
Aitken et al. |
Dec 1993 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
4-225568 |
Aug 1992 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
374193 |
Jan 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
566161 |
Nov 1995 |
|