Weste et al.; "Principles of CMOS VLSI Design: A Systems Approach"; copyright 1985 by AT&T Bell Laboratories, Inc. and Kamran Eshraghian; pp. 55-57. (No month available). |
Databook and Design Manual, HCMOS Macrocells, Macrofunctions, LSI Logic pp. 9-5 through 9-9, 12-87 through 12-88, and 12-94 (1986). No month available. |
Wong, et al., "Novel Circuit Techniques for Zero-Power 25-ns CMOS Erasable Programmable Logic Devices (EPLD's)", IEEE Journal of Solid-State Circuits vol. SC-21, No. 5, Oct. 1986, pp. 766-774. |
Pathak, et al., "A 19-ns 250-mW CMOS Erasable Programmable Logic Device", IEEE Journal of solid-State Circuits, vol. SC-21, No. 5, Oct. 1986, pp. 775-784. |
Pal Device Data Book, Advanced Micro Devices, Inc., pp. i and 5-97 through 5-102 (1988). |
CMOS Logic Data Book, National Semiconductor, pp. iii, 3-75, 3-82 and 3-86 (1988) (No month available). |
The Programmable gate Array Data Book, Xilinx, pp. 2-1 through 2-28 (1989) (no month available). |
IEEE Standard Dictionary of Electrical and Electronics Terms, Second Edition, IEEE, 1977, p. 282 (No month available). |
Encyclopedia of Computer Science and Engineering, Second Edition, Van Nostrand Reinhold Company, 1983, pp. 879-881 and 1633. (No month available). |
The New IEEE Standard Dictionary of Electrical and Electronics Terms, IEEE, Fifth Edition, Jan. 1993, p. 549. |
Charles J. Sippl et al., Computer Dictionary & Handbook, Third Edition, 1982, pp. 220 and 265 (No month available). |
R. P. Turner et al., The Illustrated Dictionary Electronics, Tab Books, Inc., Third Edition, 1985, pp. 22-23, 345 and 357-358 (No month available). |
S. Murugesan, "Programmable Universal Logic Module", International Journal of Electronics, vol. 40, No. 5, May 1976, pp. 509-512. |
The TTL Data Book for Design Engineers, Texas Instruments, Inc., 2nd Edition, 1976, pp. 7-181 to 7-182 (No month available). |
Stephen S. Yau et al., "Universal Logic Modules and Their Applications", IEEE Trans. on Computers, vol. C-19, No. 2, Feb. 1970, pp. 141-149. |
K. El-Ayat et al., "A CMOS Electrically Configurable Gate Array," IEEE Journal of Solid-State Circuits, vol. 24, No. 3, Jun. 1989, pp. 752-761. |
C. H. Roth, Jr., "Fundamentals of Logic Design", Second Edition, West Publishing, 1979, pp. 22-23, 155-171 and 625-626 (No month available). |
X. Chen et al., "A Comparison of Universal-Logic-Module Realizations and Their Application in the Synthesis of Combinatorial and Sequential Logic Networks", IEEE Trans. on Computers, vol. C-31, No. 2, Feb. 1968, pp. 140-147. |
V. Thomas Rhyne, "Fundamentals of Digital Systems Design", Prentice-Hall 1973, pp. 69-71 and 86-87 (No month available). |
Rose et al., "The Effect of Logic Block Complexity on Area of Programmable Gate Arrays," IEEE 1989 Custom Integrated Circuits Conference, 5.3.1-5.3.5 (1989). |
ACT.TM. Family Field Programmable Gate Array Databook, 1-47-1-49 (Apr. 1990) (No month available). |
Monolithic Memories, PAL.RTM./PLE.TM. Device Programmable Logic Array Handbook (Fifth Edition), 1-2-1-16 (1986). |
El Gamal et al., "An Architecture for Electrically Configurable Gate Arrays", IEEE Journal of Solid-State Circuits, vol. 24, No. 2, pp. 394-398, Apr. 1989 (reprinted Apr. 1990 in Actel Databook). |
Haines, "Field-Programmable Gate Array with Non-Volatile Configuration", Microprocessors and Microsystems, vol. 13, No. 5, pp. 305-312, Jun. 1989 (reprinted in Apr. 1990 Actel Databook). |
M. Morris Mano, Computer Engineering: Hardware Design 1988, p. 104. No month available. |