Claims
- 1. An integrated circuit delay line, comprising:
- (a) an input terminal for receiving distal pulses;
- (b) an output terminal for transmitting distal pulses:
- (c) a temperature compensated voltage source;
- (d) a delay cell coupled to said input terminal and said output terminal, said delay cell including an adjustable load with the propagation delay through said delay cell dependent upon the magnitude of said load; and
- (e) a programmable memory coupled to said delay cell, wherein the contents of said programmable memory determine the multitude of said load
- wherein:
- (a) said delay cell includes a latch with first and second input nodes and first and second output nodes, the first input node is connected to said input terminal and the second input node is connected to art inverter which is connected to said input terminal;
- (b) said adjustable load includes first and second capacitors and first and second field effect transistors with said first capacitor connected through said first transistor to said first output node and with said second capacitor connected through said second transistor to said second output nodes; and
- (c) said contents of said programmable memory determine a temperature compensated voltage applied to the gates of said first and second transistors and wherein said delay line further comprises:
- (d) a resistor string with taps; and
- (e) a current source outputting a resistor current into said resistor string;
- (f) means for selectively connecting portions of said resistor string responsive to the contents of said programmable memory to said gates, and
- (g) wherein said current source includes a reference current source providing a reference current and includes a temperature compensation current source providing a temperature compensation current which depends upon temperature, said reference current and said temperature compensation current portions of said resistor current.
- 2. The delay line of claim 1, wherein:
- (a) said temperature compensation current source is trimmable and said contents of a said programmable memory determine a trim of said temperature compensation current.
- 3. The delay line of claim 2, wherein said current source includes a voltage compensation current source providing a voltage compensation current which is a portion of said resistor current, said voltage compensation current depends upon a power supply voltage for said delay line and is trimmable, and said contents of said programmable memory determine a trim of said voltage compensation current.
- 4. An integrated circuit delay line, comprising:
- (a) an input terminal for receiving at least one digital pulse;
- (b) an output terminal for transmitting at least one digital pulse;
- (c) a plurality of delay cells coupled to said input terminal and said output terminal, each delay cell of said plurality of delay cells comprising an adjustable load to create a propagation delay through each delay cell of said plurality of delay cells dependent upon said adjustable load;
- (d) a programmable memory coupled to said plurality of delay cells, said programmable memory storing data, said data comprising at least one bit, said data of said programmable memory adjust said adjustable lead by adjusting each delay cell of said plurality of delay cells;
- (e) a resistor string with taps; and
- (f) a current source outputting a resistor current into said resistor string, wherein:
- (i) the data of said programmable memory determines a voltage applied to a gate of a first field effect transistor,
- (ii) said plurality of delay cells comprises a latch, said latch having a first input node and a second input node and a first output node and a second output node, said first input node electrically coupled to said input terminal and said second input node electrically coupled to an inverter which electrically coupled to said input terminal;
- (iii) said adjustable load comprised of a first capacitor and a second capacitor and said first field effect transistor and a second field effect transistor with said first capacitor electrically coupled through said first field effect transistor to said first output node and with said second capacitor electrically coupled through said second field effect transistor to said second output node, each of field effect transistors having a gate, source, and drain; and
- (iv) said current source further comprises means for selecting a temperature compensated voltage to be applied to the gates of said first and second field effect transistors, responsive to data contained within said programmable memory; and
- (v) said data of said programmable memory determine taps on said resistor string electrically coupled to said gates of said first field effect transistor and to said second field effect transistor.
- 5. The delay line of claim 4, wherein:
- (a) said current source comprises a reference current source providing a reference current and comprises a temperature compensation current source providing a temperature compensation current which depends upon temperature, said reference current and said temperature compensation current when combined constitute a portion of said resistor current.
- 6. The delay line of claim 5, wherein:
- (a) said temperature compensation current source is trimmable and said data of said programmable memory determine a trim of said temperature compensation current.
- 7. The delay line of claim 6, wherein:
- (a) said current source comprises a voltage compensation current source providing a voltage compensation current which is a portion of said resistor current, said voltage compensation current depends upon a power supply voltage for said delay line and is trimmable, and said data of said programmable memory determine a trim of said voltage compensation current.
- 8. The delay line of claim 4, wherein said current source comprises a reference current source providing a reference current that constitutes a portion of said resistor current.
- 9. The delay line of claim 4, wherein said current source comprises a trim current source providing a trim current which constitutes a portion of said resistor current, said trim current source is adjustable and said data of said programmable memory determine said trim current.
- 10. The delay line of claim 4, wherein:
- (a) said current source comprises a voltage compensation current source providing a voltage compensation current which is a portion of said resistor current.
- 11. The delay line of claim 4, further comprising:
- a multiplexer with inputs electrically coupled to each delay cell of said plurality of delay cells and output electrically coupled to said output terminal, whereby said multiplexer selects a propagation delay through said plurality of delay cells.
Parent Case Info
This application is a continuation of application Ser. No. 986,327, filed Dec. 7, 1992, now abandoned.
US Referenced Citations (28)
Continuations (1)
|
Number |
Date |
Country |
Parent |
986327 |
Dec 1992 |
|