Claims
- 1. A programmable logic array comprising:
- a plurality of output connection leads running the length of said array;
- a plurality of input connection leads running the length of said array and disposed in parallel to said output connection leads;
- a plurality of interconnection leads running the width of said array and disposed perpendicularly to said output and input connection leads;
- a first plurality of programmable links at the intersection of said output and input connection leads with said interconnection leads;
- a plurality of logic elements arranged in rows and columns, each of said logic elements including:
- a plurality of input leads,
- at least one high capacity output lead connected to a high capacity output driver, said high capacity output driver having sufficient current driving capability to drive at least one of said output connection leads or said interconnection leads; and
- at least one low capacity output lead connected to a low capacity output driver, said low capacity output driver having a current driving capability less than that of said high capacity output driver;
- a second plurality of programmable links at the intersection of said input leads of said logic elements and said input connection leads;
- a third plurality of programmable links at the intersection of said high capacity output lead of said logic elements and said output connection leads;
- at least one local interconnection lead extending from said low capacity output lead of a first logic element to the input leads of a second of said logic elements; and
- a fourth plurality of programmable links at the intersection of said local interconnection lead and said low capacity output lead and said input leads of said second logic element.
- 2. A programmable logic array as in claim 1 wherein said logic elements comprise programmable logic elements.
- 3. A programmable logic array as in claim 1 wherein said programmable links are fusible links.
- 4. A programmable logic array as in claim 1 wherein said second logic element is adjacent to said first logic element.
- 5. A programmable logic array as in claim 1 wherein said second logic element is within a selected number of logic elements away from said first logic element.
- 6. A programmable logic array comprising:
- a plurality of output connection leads running the length of said array;
- a plurality of input connection leads running the length of said array and disposed in parallel to said output connection leads;
- a plurality of interconnection leads running the width of said array and disposed perpendicularly to said output and input connection leads;
- a first plurality of programmable links at the intersection of said output and input connection leads with said interconnection leads;
- a plurality of logic elements arranged in rows and columns, each of said logic elements including:
- a plurality of input leads,
- at least one high capacity output lead connected to a high capacity output driver, said high capacity output driver having sufficient current driving capability to drive at least one of said output connection leads or said interconnection leads; and
- at least one low capacity output lead connected to a low capacity output driver, said low capacity output driver having a current driving capability less than that of said high capacity output driver;
- a second plurality of programmable links at the intersection of said input leads of said logic elements and said input connection leads;
- a third plurality of programmable links at the intersection of said high capacity output lead of said logic elements and said output connection leads;
- at least one local interconnection lead extending from said low capacity output lead of a first logic element to the input leads of a second of said logic elements, said interconnection lead being connected to an addressable source of programming voltage;
- a fourth plurality of programmable links at the intersection of said local interconnection lead and said low capacity output lead and said input leads of said second logic element; and
- a plurality of addressing signals provided to said addressable source of programming voltage, said low capacity output lead and a selected input lead of said second logic element, said addressing signals causing said programming voltage to be applied to said interconnection lead and causing said low capacity output lead and said selected input lead of said second logic element to be connected to a reference potential thus causing the programmable links of said fourth plurality of programmable links between said local interconnection lead, said low capacity output lead and said selected input lead of said second logic element to become conductive.
- 7. A programmable logic array as in claim 6 wherein said logic elements comprise programmable logic elements.
- 8. A programmable logic array as in claim 6 wherein said programmable links are fusible links.
- 9. A programmable logic array as in claim 6 wherein said second logic element is adjacent to said first logic element.
- 10. A programmable logic array as in claim 6 wherein said second logic element is within a selected number of logic elements away from said first logic element.
Parent Case Info
This application is a Continuation of application Ser. No. 071936,822, filed Aug. 28, 1992, now abandoned.
US Referenced Citations (8)
Non-Patent Literature Citations (1)
Entry |
Mano, M. Morris; Computer Engineering: Hardware Design; .COPYRGT.1988 by Prentice-Hall, Inc.; p. 104. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
936822 |
Aug 1992 |
|