Sherratt (“ICL's first development using IEEE 1149.1 (JTAG)”, IEE Colloquium on Application and Development of the Boundary-Scan Standard, Jan. 1990, pp. 2/1-2/3).* |
Gibson et al. (“Boundary scan access of built-in-self-test for filed programmable gate arrays”, Proceedings of Annual IEEE International ASIC Conference and Exhibit, 1997, Sep. 7, 1997, pp. 57-61).* |
Parrella (“Testability features in a high-density memory module”, Proceedings of Third Annual IEEE ASIC Seminar and Exhibit, 1990, Sep. 17, 1990, pp. P3/1.1-P3/1.3).* |
Wilson, Ron, “Xilinx Speeds Submicron-Process Ramp”, EE Times, Feb. 3, 1997. |
“The Programmable Logic Data Book”, available from Xilinx, Inc., 2100 Logic Drive, San Jose, CA 95124, 1994, pp 2-7 through 2-46. |
“The XC5200 Logic Cell Array Family Technical Data Booklet” Oct. 1995 (referenced as “XC5200™ FPGA Data Sheet”) available from Xilinx, Inc., 2100 LOgic Drive, San Jose, CA 95124. |
“The Programmable Logic Data Book”, (1993), p. 2-82, available from Xilinx, Inc., 2100 Logic Drive, San Jose, California 95124. |
“IEEE Standard Test Access Port and Boundary-Scan Architecture”, IEEE Std 1149.1-1990, Chapters 3 and 10, copyright, 1993, available from The Institute of Electrical and Electronic Engineers, Inc., 345 East 47th Street, New York, NY 10017, Oct. 21, 1993. |
Xilinx Application Note XAPP017 version 1.1 entitled, “Boundary Scan in XC4000 and XC5000 Series Devices”, published Jul. 15, 1996, available from Xilinx Inc., 2100 Logic Drive, San Jose, California 95124, pp. 1-10. |
“HardWire Data Book”, (1994), available from Xilinx, Inc., 2100 Logic Drive, San Jose, California 95124, pp. 2-1 to 6-6. |
“The Programmable Logic Data Book”, (1996), pp. 4-47, 4-48, 4-54, 4-80, 4-309 available from Xilinx, Inc., 2100 Logic Drive, San Jose, California 95124, Jul. 30, 1996. |
“The Programmable Logic Data Book”, (1993), p. 2-82, available from Xilinx, Inc., 2100 Logic Drive, San Jose, California 95124. |
Fox (Best Method for Converting PLDs into ASICs, Electronic Buyers' News, No. 1011, p. 20 (1-2). |
O'Connor (“A Methodology for Programmable Logic Migration to ASICs Including Automatic Scan Chain Insertion and ATPG”, Proceedings of the Fourth Annual IEEE International ASIC Conference and Exhibit, P2-1/1-4). |