Claims
- 1. A programmable logic device comprising:
- (a) a programmable AND first array,
- (b) a set of PLD input lines selectively connectable as first inputs to the AND first array,
- (c) said AND first array having a set of first outputs,
- (d) a programmable OR second array having a set of second inputs selectively connectable to the set of first outputs and having a set of second outputs,
- (e) a programmable AND third array having a set of third inputs that are selectively connectable to the set of first inputs and having a set of third outputs,
- (f) a fixed OR fourth array providing a set of fourth outputs and having a set of fourth inputs fixedly connected to both the second and third outputs,
- (g) a set of PLD output lines connected to the fourth outputs.
- 2. The programmable logic device of claim 1, wherein said set of PLD input lines comprises dual polarity lines.
- 3. The programmable logic device of claim 1, further comprising controllable buffers connected between the fourth outputs and the PLD output lines.
- 4. The programmable logic device of claim 1, further comprising macro circuits connected between the fourth outputs and the PLD output lines.
- 5. The programmable logic device of claim 4, wherein the macro circuits comprise flip-flops.
- 6. A programmable logic device comprising:
- (a) a programmable AND first array comprising M gates,
- (b) a set of N PLD input lines selectively connectable as first inputs to the AND first array,
- (c) said AND first array having a set of first outputs,
- (d) a programmable OR second array comprising 0 gates and having a set of second inputs selectively connectable to the set of first outputs and having a set of second outputs,
- (e) a programmable AND third array comprising p sets of Q gates each and having a set of third inputs that are selectively connectable to the set of first inputs and having a set of third outputs,
- (f) a fixed OR fourth array comprising R gates providing a set of fourth outputs and having a set of fourth inputs fixedly connected to both the second and third outputs,
- (g) a set of PLD output lines connected to the fourth outputs.
- 7. The programmable logic device of claim 6, wherein each of the outputs of the Q gates of a set are connected to the same OR gate of the fourth array.
- 8. The programmable logic device of claim 7, wherein:
- M varies between 8-64,
- N varies between 8-48,
- 0 varies between 8-32,
- p varies between 8-32,
- Q varies between 4-16,
- R varies between 8-32.
Parent Case Info
This is a continuation of application Ser. No. 08/584,997, filed Jan. 11, 1996, abandoned which is a continuation of Ser. No. 08/311,793 filed Sep. 26, 1994, abandoned.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
Weste et al.; "Principles of CMOS VLSI Design, A Systems Perspective"; .COPYRGT. 1985 by AT&T Bell Laboratories, Inc. and Kamran Eshraghian; pp. 180-183. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
584997 |
Jan 1996 |
|
Parent |
311793 |
Sep 1994 |
|