Claims
- 1. A circuit comprising:a phase detector circuit receiving a reference clock signal; a charge pump circuit coupled to the phase detector circuit; a voltage controlled oscillator coupled to the charge pump, wherein the voltage controlled oscillator generates a plurality of voltage controlled oscillator outputs; and a first multiplexer coupled to the voltage controlled oscillator, wherein the multiplexer selects one of the voltage controlled oscillator outputs as a first clock output, wherein the voltage controlled oscillator output comprises a plurality of delay stages, a delay stage comprising: a second multiplexer having inputs coupled to a first of the voltage controlled oscillator outputs, and a second of the voltage controlled oscillator outputs; a first buffer coupled between the second multiplexer and a third of the voltage controlled oscillator outputs; a third multiplexer having inputs coupled to the third of the voltage controlled oscillator outputs and a fourth of the voltage controlled oscillator outputs; and a second buffer coupled between the third multiplexer and the second of the voltage controlled oscillator outputs.
- 2. The circuit of claim 1 wherein a delay stage further comprises:a capacitance having a first terminal coupled to ground; and a variable impedance circuit coupled between the third of the voltage controlled oscillator outputs and a second terminal of the capacitance.
- 3. The circuit of claim 2 wherein the capacitance is provided by a MOS transistor.
- 4. The circuit of claim 2 wherein the variable impedance circuit comprises:a first transistor coupled between the third of the voltage controlled oscillator outputs and a first node; a second transistor coupled between the first node and the second terminal of the capacitance; and a third transistor coupled between the third of the voltage controlled oscillator outputs and the second terminal of the capacitance.
- 5. The circuit of claim 4 wherein a first gate of the first transistor is coupled to the third of the voltage controlled oscillator outputs, and a second gate of the second transistor is coupled to a third gate of the third transistor.
- 6. The circuit of claim 5 wherein the charge pump is coupled to the second gate to control an impedance of the variable impedance circuit.
- 7. The circuit of claim 1 wherein the first clock output is coupled to the phase detector circuit and one of the plurality of voltage controlled oscillator outputs is a second clock output.
- 8. The circuit of claim 1 wherein one of the plurality of voltage controlled oscillator outputs is directly coupled to the phase detector circuit, without passing through the multiplexer.
- 9. The circuit of claim 1 further comprising:a frequency divider circuit coupled between the first clock output and the phase detector circuit.
- 10. The circuit of claim 9 wherein a frequency division factor of the frequency divider circuit is in a range from 1 to 256.
- 11. The circuit of claim 9 wherein a frequency division factor of the frequency divider circuit is programmably selectable.
- 12. The circuit of claim 1 wherein there are from 5 to 500 voltage controlled oscillator outputs.
- 13. The circuit of claim 1 further comprising:a configuration memory coupled to the first multiplexer, wherein contents of the configuration memory select a voltage controlled oscillator output as the first clock output.
- 14. A programmable logic integrated circuit comprising:a programmable interconnect structure; a plurality of logic array blocks, configurable to perform logic function, programmably coupled to the programmable interconnect structure; a phase locked loop circuit generating an internal clock signal that is programmably coupled to the logic array blocks, wherein a phase shift between a reference clock signal and the internal clock signal is user selectable, wherein the phase locked loop circuit comprises: a phase detector circuit coupled to the reference clock signal; a charge pump coupled to the phase detector circuit; and a voltage controlled oscillator coupled to the charge pump wherein the voltage controlled oscillator generates a plurality of clock outputs, and the internal clock signal is a first of the plurality of clock outputs; and a first multiplexer circuit coupled to the plurality of clock outputs, wherein the first multiplexer circuit selectively couples one of the plurality of clock outputs to the phase detector circuit, wherein the voltage controlled oscillator output comprises a plurality of delay stages, a delay stage comprising: a second multiplexer circuit having inputs coupled to a first of the voltage controlled oscillator outputs, and a second of the voltage controlled oscillator outputs; a first buffer coupled between the second multiplexer circuit and a third of the voltage controlled oscillator outputs; a third multiplexer circuit having inputs coupled to the third of the voltage controlled oscillator outputs and a fourth of the voltage controlled oscillator outputs; and a second buffer coupled between the third multiplexer circuit and the second of the voltage controlled oscillator outputs.
- 15. The circuit of claim 14 wherein an output of the first multiplexer is coupled to the phase detector circuit.
- 16. The circuit of claim 14 wherein one of the plurality of voltage controlled oscillator outputs is directly coupled to the phase detector circuit, without passing through the first multiplexer.
- 17. The circuit of claim 14 further comprising:a frequency divider circuit coupled between an output of the first multiplexer and the phase detector circuit.
- 18. The circuit of claim 14 wherein a frequency division factor of the frequency divider circuit is in a range from 1 to 256.
- 19. The circuit of claim 14 wherein a frequency division factor of the frequency divider circuit is programmably selectable.
- 20. The circuit of claim 14 wherein there are from 5 to 500 voltage controlled oscillator outputs.
- 21. The circuit of claim 14 further comprising:a configuration memory coupled to the first multiplexer circuit, wherein contents of the configuration memory select a voltage controlled oscillator output as an output of the first multiplexer.
- 22. The circuit of claim 14 wherein a delay stage further comprises:a capacitance having a first terminal coupled to ground; and a variable impedance circuit coupled between the third of the voltage controlled oscillator outputs and a second terminal of the capacitance.
- 23. The circuit of claim 22 wherein the capacitance is provided by a MOS transistor.
- 24. The circuit of claim 22 wherein the variable impedance circuit comprises:a first transistor coupled between the third of the voltage controlled oscillator outputs and a first node; a second transistor coupled between the first node and the second terminal of the capacitance; and a third transistor coupled between the third of the voltage controlled oscillator outputs and the second terminal of the capacitance.
- 25. The circuit of claim 24 wherein a first gate of the first transistor is coupled to the third of the voltage controlled oscillator outputs, and a second gate of the second transistor is coupled to a third gate of the third transistor.
- 26. The circuit of claim 25 wherein the charge pump is coupled to the second gate to control an impedance of the variable impedance circuit.
Parent Case Info
This application claims the benefit of U.S. provisional application No. 60/106,876, filed Nov. 3, 1998, No. 60/107,101, filed Nov. 4, 1998, and No. 60/107,166, filed Nov. 5, 1998, which are incorporated by reference along with all references cited in this application.
US Referenced Citations (12)
Non-Patent Literature Citations (2)
Entry |
Wolaver, Dan H., Phase-Locked Loop Circuit Design, PTR Prentice Hall, Englewood Cliffs, New Jersey, 1991, pp. 68-70. |
“ORCA® OR3Cxx (5 V) and OR3Txxx (3.3 V) Series Field-Programmable Gate Arrays”, Lucent Technologies Microelectronics Group, Preliminary Data Sheet, Nov. 1997. |
Provisional Applications (3)
|
Number |
Date |
Country |
|
60/106876 |
Nov 1998 |
US |
|
60/107101 |
Nov 1998 |
US |
|
60/107166 |
Nov 1998 |
US |