Claims
- 1. A method of forming an isolation trench of an integrated circuit, comprising the steps of:
- (a) forming a trench in a semiconductor layer;
- (b) forming a barrier layer along the trench;
- (c) chemically depositing an oxide protective liner over the barrier layer;
- (d) densifying the oxide protective liner from step (c); and
- (e) forming a high density layer of insulation material in the trench over the densified oxide protective liner.
- 2. The method of claim 1, the step of forming the high density layer of insulation material in the trench comprising the step of depositing an oxide using high density plasma deposition with a high bias RF.
- 3. The method of claim 1, further comprising the step of thermally treating the protective liner at a temperature of 500.degree. C. or greater for 30 minutes or more in an inert ambient gas.
- 4. The method of claim 1, wherein the protective liner comprises TEOS.
- 5. The method of claim 1, wherein the protective liner comprises SACVD.
RELATED APPLICATION
This a divisional of Ser. No. 08/972,806, filed Nov. 19, 1997.
This application is related to copending U.S. patent application Ser. No. 08/974,324, entitled "IN-SITU LINER FOR ISOLATION TRENCH IDE WALLS AND METHOD".
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
U.S. application No. 08/871,738, filed Jun. 9, 1997, entitled "Integrated Circuit Insulator and Method", by Somnath S. Nag et al. (pending). |
Divisions (1)
|
Number |
Date |
Country |
Parent |
972806 |
Nov 1997 |
|