Number | Name | Date | Kind |
---|---|---|---|
5636372 | Hathaway et al. | Jun 1997 | |
5648909 | Biro et al. | Jul 1997 | |
5651012 | Jones, Jr. | Jul 1997 | |
5657239 | Grodstein et al. | Aug 1997 |
Entry |
---|
Ousterhout, J.K., "a switch-Level Timing Verifier for Digital MOS VLSI," IEEE Transactions on Computer-Aided Design, CAD-4(3) :336-349 (Jul. 1985). |
Jouppi, N.P., "Timing Analysis and Performance Improvement of MOS VLSI Designs," IEEE Transactions on Computer-Aided Design, CAD6 (4) :650-665 (Jul. 1987). |
McWilliams, T.M., "Verification of Timing Constraints on Large Digital Systems," 17th DA Conference, pp. 139-147 (Jun. 1980). |