Claims
- 1. A pseudo-nonvolatile charge storage device, comprising:
a substrate; a source region disposed in said substrate; a drain region disposed in said substrate and spaced apart from said source region; a channel disposed between said source region and said drain region; a charge retaining region spaced apart from said channel; and a direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric, said direct tunneling dielectric juxtaposed with the charge retaining region so that charge transfer occurs through said direct tunneling dielectric to or from the charge retaining region, wherein the charge storage device lacks a control gate disposed over said channel.
- 2. The device in accordance with claim 1, wherein said charge retaining region is disposed over said channel.
- 3. The device in accordance with claim 2, wherein said charge retaining region comprises an electrical conductor.
- 4. The device in accordance with claim 1, further comprising:
a charge refresher circuit coupled to said charge retaining region, said charge refresher circuit periodically refreshing charge stored in said charge retaining region.
- 5. A pseudo-nonvolatile charge storage device, comprising:
a substrate; a source region disposed in said substrate; a drain region disposed in said substrate and spaced apart from said source region; a channel disposed between said source region and said drain region; a charge retaining region spaced apart from said channel; and a direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric, said direct tunneling dielectric juxtaposed with the charge retaining region so that charge transfer occurs through said direct tunneling dielectric to or from the charge retaining region, wherein the charge retaining region is not electrostatically coupled to a control gate.
- 6. The device in accordance with claim 5, wherein said charge retaining region is disposed over said channel.
- 7. The device in accordance with claim 6, wherein said charge retaining region comprises an electrical conductor.
- 8. The device in accordance with claim 5, further comprising:
a charge refresher circuit coupled to said charge retaining region, said charge refresher circuit periodically refreshing charge stored in said charge retaining region.
- 9. The device in accordance with claim 1, wherein said source region and said drain region comprise a semiconductor material of a first conductivity type and said source region and said drain region are disposed in a first region of a semiconductor comprising a second conductivity type.
- 10. The device in accordance with claim 5, wherein said source region and said drain region comprise a semiconductor material of a first conductivity type and said source region and said drain region are disposed in a first region of a semiconductor comprising a second conductivity type.
- 11. The device in accordance with claim 9, wherein said first region is the substrate.
- 12. The device in accordance with claim 10, wherein said first region is the substrate.
- 13. The device in accordance with claim 9, wherein said first region is a well disposed in the substrate.
- 14. The device in accordance with claim 10, wherein said first region is a well disposed in the substrate.
- 15. The device in accordance with claim 13, wherein said well comprises semiconductor material of the second conductivity type.
- 16. The device in accordance with claim 14, wherein said well comprises semiconductor material of the second conductivity type.
- 17. A pseudo-nonvolatile charge storage device, comprising:
a readout transistor including:
a substrate; a source region disposed in said substrate; a drain region disposed in said substrate and spaced apart from said source region; a channel disposed between said source region and said drain region; and a charge retaining region spaced apart from said channel; and a first tunneling capacitor including:
a direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric; a first node for receiving a first tunneling control voltage, said first node corresponding to a first plate of said first tunneling capacitor; and a first floating node corresponding to a second plate of said first tunneling capacitor, said first floating node coupled to said charge retaining region.
- 18. The device in accordance with claim 17, further comprising:
a second tunneling capacitor including:
a direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric; a second node for receiving a receiving a second tunneling control voltage, said second node corresponding to a first plate of said second tunneling capacitor; and a second floating node corresponding to a second plate of said second tunneling capacitor, said second floating node coupled to said first floating node and to said charge retaining region.
- 19. The device in accordance with claim 17, wherein said readout transistor is a pFET.
- 20. The device in accordance with claim 17, wherein said readout transistor is a nFET.
- 21. The device in accordance with claim 18, wherein said readout transistor is a pFET.
- 22. The device in accordance with claim 18, wherein said readout transistor is a nFET.
- 23. The device in accordance with claim 17, wherein said readout transistor has source, drain and well contacts.
- 24. A pseudo-nonvolatile charge storage device, comprising:
a substrate comprising a semiconductor material of a first conductivity type; a well disposed in said substrate, said well comprising a semiconductor material of a second conductivity type; a source region disposed in said well, said source region comprising a semiconductor material of the first conductivity type; a drain region disposed in said well, said drain region comprising a semiconductor material of the first conductivity type; a well contact region disposed in said well, said well contact region comprising a semiconductor material of the second conductivity type; a channel disposed in the well between said source region and said drain region; a charge retaining region spaced apart from said channel; a direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric, said direct tunneling dielectric juxtaposed with said charge retaining region so that charge transfer occurs through said direct tunneling dielectric to or from the charge retaining region; and interconnect coupling said source region, said drain region and said well contact region.
- 25. The device in accordance with claim 24 wherein said first conductivity type is p type.
- 26. The device in accordance with claim 24 wherein said first conductivity type is n type.
- 27. A pseudo-nonvolatile charge storage device, comprising:
a substrate comprising a semiconductor material of a first conductivity type; a source region disposed in said well, said source region comprising a semiconductor material of a second conductivity type; a drain region disposed in said well, said drain region comprising a semiconductor material of the second conductivity type; a channel disposed in the well between said source region and said drain region; a charge retaining region spaced apart from said channel; a direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric, said direct tunneling dielectric juxtaposed with said charge retaining region so that charge transfer occurs through said direct tunneling dielectric to or from the charge retaining region; and interconnect coupling said source region and said drain region.
- 28. The device in accordance with claim 27 wherein said first conductivity type is p type.
- 29. The device in accordance with claim 27 wherein said first conductivity type is n type.
- 30. A pseudo-nonvolatile charge storage device, comprising:
a substrate comprising a semiconductor material of a first conductivity type; a first well disposed in said substrate, said first well comprising a semiconductor material of a second conductivity type; a second well disposed in said first well, said second well comprising a semiconductor material of the first conductivity type; a source region disposed in said second well, said source region comprising a semiconductor material of the second conductivity type; a drain region disposed in said second well, said drain region comprising a semiconductor material of the second conductivity type; a second well contact region disposed in said second well, said second well contact region comprising a semiconductor material of the first conductivity type; a channel disposed in the second well between said source region and said drain region; a charge retaining region spaced apart from said channel; a direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric, said direct tunneling dielectric juxtaposed with said charge retaining region so that charge transfer occurs through said direct tunneling dielectric to or from the charge retaining region; and interconnect coupling said source region, said drain region and said second well contact region.
- 31. The device in accordance with claim 30, further comprising:
a first well contact region disposed in said first well, said first well contact region comprising a semiconductor material of the second conductivity type.
- 32. The device in accordance with claim 30 wherein said first conductivity type is p type.
- 33. The device in accordance with claim 30 wherein said first conductivity type is n type.
- 34. The device in accordance with claim 31 wherein said first conductivity type is p type.
- 35. The device in accordance with claim 31 wherein said first conductivity type is n type.
- 36. A pseudo-nonvolatile charge storage device, comprising:
a substrate comprising a semiconductor material of a first conductivity type; a first well disposed in said substrate, said first well comprising a semiconductor material of a second conductivity type; a second well disposed in said first well, said second well comprising a semiconductor material of the first conductivity type; a first source region disposed in said second well, said first source region comprising a semiconductor material of the second conductivity type; a first drain region disposed in said second well, said first drain region comprising a semiconductor material of the second conductivity type; a second source region disposed in said second well, said second source region comprising a semiconductor material of the first conductivity type; a second drain region disposed in said second well, said second drain region comprising a semiconductor material of the first conductivity type; a first well contact region disposed in said first well, said first well contact region comprising a semiconductor material of the second conductivity type; a first channel disposed in the second well between said first source region and said first drain region; a second channel disposed in the second well between said second source region and said second drain region; a first charge retaining region spaced apart from said first channel; a second charge retaining region spaced apart from said second channel; a first direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric, said first direct tunneling dielectric juxtaposed with said first charge retaining region so that charge transfer occurs through said first direct tunneling dielectric to or from the first charge retaining region; a second direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric, said second direct tunneling dielectric juxtaposed with said second charge retaining region so that charge transfer occurs through said second direct tunneling dielectric to or from the second charge retaining region; first interconnect coupling said first source region and said second source region; second interconnect coupling said first drain region and said second drain region; and third interconnect coupling said first charge retaining region and said second charge retaining region.
- 37. The device in accordance with claim 36, further comprising interconnect coupling said first well contact region and said first and second source regions.
- 38. The device in accordance with claim 36 wherein said first conductivity type is p type.
- 39. The device in accordance with claim 36 wherein said first conductivity type is n type.
- 40. The device in accordance with claim 37 wherein said first conductivity type is p type.
- 41. The device in accordance with claim 37 wherein said first conductivity type is n type.
- 42. A pseudo-nonvolatile charge storage device, comprising:
a substrate comprising a semiconductor material of a first conductivity type; a well disposed in said substrate, said well comprising a semiconductor material of a second conductivity type; a well contact region disposed in said well, said well contact region comprising a semiconductor material of the second conductivity type; a charge retaining region spaced apart from said well; a direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric, said direct tunneling dielectric juxtaposed with said charge retaining region so that charge transfer occurs through said direct tunneling dielectric to or from the charge retaining region; and interconnect providing an external connection to said well contact region.
- 43. The device in accordance with claim 42 wherein said first conductivity type is p type.
- 44. The device in accordance with claim 42 wherein said first conductivity type is n type.
- 45. A pseudo-nonvolatile charge storage device, comprising:
a readout transistor including:
a semiconductor substrate; a source region disposed in said substrate; a drain region disposed in said substrate and spaced apart from said source region; a channel disposed between said source region and said drain region; a charge retaining region spaced apart from said channel; and a first direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric, said direct tunneling dielectric juxtaposed with the charge retaining region so that charge transfer occurs through said direct tunneling dielectric to or from the charge retaining region; and a first tunneling capacitor including:
a second direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric; a first node for receiving a first tunneling control voltage, said first node corresponding to a first plate of said first tunneling capacitor; and a first floating node corresponding to a second plate of said first tunneling capacitor, said first floating node coupled to said charge retaining region.
- 46. The device in accordance with claim 45, further comprising:
a second tunneling capacitor including:
a third direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric; a second node for receiving a receiving a second tunneling control voltage, said second node corresponding to a first plate of said second tunneling capacitor; and a second floating node corresponding to a second plate of said second tunneling capacitor, said second floating node coupled to said first floating node and to said charge retaining region.
- 47. The device in accordance with claim 45, wherein said readout transistor is a pFET.
- 48. The device in accordance with claim 45, wherein said readout transistor is a nFET.
- 49. The device in accordance with claim 46, wherein said readout transistor is a pFET.
- 50. The device in accordance with claim 46, wherein said readout transistor is a nFET.
- 51. The device in accordance with claim 45, wherein said readout transistor has source, drain and well contacts.
- 52. A pseudo-nonvolatile charge storage device, comprising:
a readout transistor including:
a semiconductor substrate; a source region disposed in said substrate; a drain region disposed in said substrate and spaced apart from said source region; a channel disposed between said source region and said drain region; a charge retaining region spaced apart from said channel; and a first direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric, said direct tunneling dielectric juxtaposed with the charge retaining region so that charge transfer occurs through said direct tunneling dielectric to or from the charge retaining region, said readout transistor capable of direct tunneling of electrons into and out of said charge retaining region upon application of appropriate voltages to its drain, source and well regions.
- 53. The device in accordance with claim 52, wherein said readout transistor is a pFET.
- 54. The device in accordance with claim 52, wherein said readout transistor is a nFET.
- 55. A pseudo-nonvolatile charge storage device, comprising:
a charge retaining region; a first direct tunneling device having a first I-V characteristic for direct tunneling of electrons in to said charge retaining region; and a second direct tunneling device having a second I-V characteristic for direct tunneling of electrons out of said charge retaining region.
- 56. The device in accordance with claim 55, wherein:
an I-V characteristic for the pseudo-nonvolatile charge storage device is symmetric about zero volts.
- 57. The device in accordance with claim 56, further comprising:
a MOSFET floating gate readout transistor having its floating gate coupled the said charge retaining region.
- 58. The device in accordance with claim 57, wherein said readout transistor further comprises a source contact, a drain contact and a well contact.
- 59. The device in accordance with claim 58, wherein said readout transistor is a pFET.
- 60. The device in accordance with claim 58, wherein said readout transistor is a nFET.
- 61. The device in accordance with claim 59, wherein said first direct tunneling device includes a MOSFET having a p-doped gate.
- 62. The device in accordance with claim 61, wherein said second direct tunneling device includes a MOSFET having a n-doped gate.
- 63. The device in accordance with claim 60, wherein said first direct tunneling device includes a MOSFET having a p-doped gate.
- 64. The device in accordance with claim 63, wherein said second direct tunneling device includes a MOSFET having a n-doped gate.
- 65. A method for storing electric charge on a floating gate, comprising:
directly tunneling electrons onto the floating gate through a first dielectric having a thickness less than a Fowler-Nordheim tunneling thickness with a first electronic device having a first I-V characteristic; and directly tunneling electrons off of the floating gate through a second dielectric having a thickness less than a Fowler-Nordheim tunneling thickness with a second electronic device having a second I-V characteristic.
- 66. A method in accordance with claim 65, further comprising:
providing an overall I-V characteristic symmetric about zero volts for the tunneling of electrons onto and off of the floating gate.
- 67. A method of fabricating a pseudo-nonvolatile charge storage device, comprising:
forming a source region in a semiconductor substrate; forming a drain region in the semiconductor substrate, the drain region spaced apart from the source region; forming a channel between the source region and the drain region; forming a charge retaining region spaced apart from the channel; forming a direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric in juxtaposition with the charge retaining region so that charge transfer occurs through the direct tunneling dielectric to or from the charge retaining region; and forming an insulator over the charge retaining region and providing no control gate electrostatically coupled to the charge retaining region.
- 68. A method of fabricating a pseudo-nonvolatile charge storage device, comprising:
forming a readout transistor having:
a semiconductor substrate; a source region disposed in said substrate; a drain region disposed in said substrate and spaced apart from said source region; a channel disposed between said source region and said drain region; and a charge retaining region spaced apart from said channel; and forming a first tunneling capacitor including:
a direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric; a first node for receiving a first tunneling control voltage, said first node corresponding to a first plate of said first tunneling capacitor; and a first floating node corresponding to a second plate of said first tunneling capacitor, said first floating node coupled to said charge retaining region.
- 69. The method of claim 68, further comprising:
forming a second tunneling capacitor including:
a direct tunneling dielectric having a thickness less than a thickness of a Fowler-Nordheim tunneling dielectric; a second node for receiving a receiving a second tunneling control voltage, said second node corresponding to a first plate of said second tunneling capacitor; and a second floating node corresponding to a second plate of said second tunneling capacitor, said second floating node coupled to said first floating node and to said charge retaining region.
- 70. A method for storing electric charge on a floating gate, comprising:
directly tunneling electrons onto the floating gate through a first dielectric having a thickness less than a Fowler-Nordheim tunneling thickness with a first electronic device having a first I-V characteristic; and tunneling electrons off of the floating gate through a second dielectric having a Fowler-Nordheim tunneling thickness with a second electronic device having a second I-V characteristic.
- 71. A method for storing electric charge on a floating gate, comprising:
tunneling electrons on to the floating gate through a first dielectric having a Fowler-Nordheim tunneling thickness with a first electronic device having a first I-V characteristic; and directly tunneling electrons off of the floating gate through a second dielectric having a thickness less than a Fowler-Nordheim tunneling thickness with a second electronic device having a second I-V characteristic.
- 72. A method for storing electric charge on a floating gate, comprising:
injecting electrons onto the floating gate through a first dielectric by means of the mechanism of channel-hot-electron injection with a first electronic device having a first I-V characteristic; and tunneling electrons off of the floating gate through a second dielectric having a thickness less than a Fowler-Nordheim tunneling thickness with a second electronic device having a second I-V characteristic.
- 73. A method for storing electric charge on a floating gate, comprising:
injecting electrons onto the floating gate through a first dielectric by means of the mechanism of impact-ionized-hot-electron injection with a first electronic device having a first I-V characteristic; and tunneling electrons off of the floating gate through a second dielectric having a thickness less than a Fowler-Nordheim tunneling thickness with a second electronic device having a second I-V characteristic.
- 74. A method for storing electric charge on a floating gate, comprising:
injecting electrons onto the floating gate through a first dielectric by means of the mechanism of electron band-to-band tunneling with a first electronic device having a first I-V characteristic; and tunneling electrons off of the floating gate through a second dielectric having a thickness less than a Fowler-Nordheim tunneling thickness with a second electronic device having a second I-V characteristic.
- 75. The method in accordance with claim 70, further comprising:
periodically refreshing charge stored on the floating gate.
- 76. The method in accordance with claim 71, further comprising:
periodically refreshing charge stored on the floating gate.
- 77. The method in accordance with claim 72, further comprising:
periodically refreshing charge stored on the floating gate.
- 78. The method in accordance with claim 73, further comprising:
periodically refreshing charge stored on the floating gate.
- 79. The method in accordance with claim 74, further comprising:
periodically refreshing charge stored on the floating gate.
STATEMENT OF RELATED APPLICATIONS
[0001] This patent application is a continuation-in-part of U.S. patent application Ser. No. 10/143,557 filed May 9, 2002 in the names of inventors John D. Hyde and Yanjun Ma entitled “Metal dielectric semiconductor floating gate variable capacitor,” commonly assigned herewith.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10143557 |
May 2002 |
US |
Child |
10356645 |
Jan 2003 |
US |