This disclosure relates to digital circuit design, and more specifically, to all-digital phase-locked-loop circuit design.
All-digital phase-locked-loop (ADPLL) circuits have been proposed for use in radiofrequency (RF) and other circuits. Fast frequency acquisition is crucial for phase-locked loops operation. A time-to-digital converter (TDC) is configured to provide tuning of the ADPLL. Current ADPLL circuits utilize sensors configured to detect variations in process, voltage, and temperature (collectively referred to as “PVT”) during operation of the ADPLL to calibrate the TDC. Such PVT-based calibration must be designed for each specific use case and increases the cost and complexity of ADPLL circuit design in CMOS-based circuits.
Current methods using PVT-based calibration require long delay cell stages and cannot fix TDC resolution/in-band noise in frequency synthesizer applications. Further, current PVT-based calibration cannot compensate for PVT variations (such as process variations), but instead must be individually tuned for each circuit.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not necessarily drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
This description of the exemplary embodiments is intended to be read in connection with the accompanying drawings, which are to be considered part of the entire written description. Terms concerning attachments, coupling and the like, such as “connected,” “interconnected,” “electrically connected,” and “electrically coupled” refer to a relationship wherein structures are electrically attached or coupled to one another, either directly or indirectly through intervening circuit elements, as well as both wired or wireless attachments or relationships, unless expressly described otherwise.
In various embodiments, an all-digital phase-locked-loop (ADPLL) having a doubler configured to provide calibration of a time-to-digital converter (TDC) is disclosed. The doubler includes a control block configured to receive a TDC tuning word (TTW) from the TDC. The output of the doubler is adjusted based on the TTW. The output voltage of the doubler is provided as an input to the TDC. In some embodiments, the doubler control block generates a plurality of phase-outputs that are configured to tune a plurality of doubler circuits to maintain a predetermined voltage output.
In some embodiments, the reference phase accumulator 4 receives a frequency command word (FCW) input and generates a reference phase accumulation (PHR) signal by accumulating the phase of the FCW. In some embodiments, the phase of the FCW is accumulated by counting the number of phase changes in the FCW signal that occur within an active period of a clock signal, although it will be appreciated that other accumulation circuits and techniques can be used. The PHR signal is provided to a phase detector 6. The phase detector 6 receives one or more inputs, such as the PHR signal, a fractional error correction (PHVF) signal, and an edge clock transition accumulation (PHV) signal. The phase detector 6 compares the phase of one or more of the input signals to generate a phase error output (PHE) signal. The phase error output signal is provided to the filter 8.
In some embodiments, the filter 8 is configured to provide shaping of the PHE signal received from the phase detector 6. The filter 8 can include a loop filter 12 and a gear shifting circuit 14. The loop filter 12 is configured to filter the output signal (PHE) of the phase detector to control one or more operation characteristics of the ADPLL 2. For example, in some embodiments, the loop filter 12 is configured to scale the output signal (PHE) from a first bit value to a second, reduced bit value. The loop filter 12 can comprise any suitable filter, such as, for example, an infinite impulse response (IRR) filter, a digital low pass filter (DLF), a digital high pass filter (DHF), any other suitable filter, and/or any combination thereof.
In some embodiments, the filter 8 includes a gear shifting circuit 14. The gear shifting circuit 14 is operative to adjust a loop gain of the ADPLL 2. The loop gain can be increased and/or decreased to increase and/or decrease the bandwidth of the ADPLL 2. In some embodiments, the gear shifting circuit 14 comprises an IRR filter, although it will be appreciated that other gear shifting circuits may be used.
After being processed by the filter 8, the PHE signal is provided to the DCO 10. The DCO 10 includes a DCO normalization circuit 16 and a DCO core 18. The DCO normalization circuit 16 is configured to normalize an input from the filter 8. For example, normalization of the input from the filter 8 can be achieved by applying a gain multiplier to a modulation path, a PLL path, and/or any other suitable normalization function. The DCO normalization circuit 16 provides a filtered digital error signal (PVT) to the DCO core 18. In some embodiments, the DCO normalization circuit 16 generates an intermediate clock signal (Track_I) which is provided to the DCO core 18. The Track_I signal can be configured as a frequency master clock signal of the DCO core 18. The DCO core 18 is a digitally controlled oscillator configured to generate the phase-calibrated clock signal (CKV). In some embodiments, the CKV signal is provided to one or more additional circuit elements, such as radiofrequency (RF) circuit elements.
The CKV signal is further provided to the digitally controlled TDC 30. The digitally controlled TDC 30 receives the CKV signal and compares an edge, such as the rising edge, of the CKV signal to the reference signal (FREF). The TDC 30 generates a rising edge phase variation signal (PHV_F) based on a difference between the CKV signal and the FREF signal. The PHV_F signal is optionally provided to a digital electronic control (DEC) 22 and a normalization circuit 28 for shaping prior to being provided to the phase detector 8. The DEC 22 is configured to perform one or more binary conversions, such as, converting a PHV_F signal received from the TDC from a first bit-width X to a second bit-width Y. Although the illustrated embodiment includes the PHV_F signal being provided by the normalization circuit 28, it will be appreciated that the PHV_F signal can be provided directly from the TDC 30 to the phase detector 8. The PHV_F signal is used to adjust the frequency of the CKV signal to tune the ADPLL 2 (and other attached circuit elements) to the reference frequency FREF. In some embodiments, calibration of the TDC 30 is maintained automatically by a doubler 32, as discussed in more detail below with respect to
In some embodiments, the CKV signal is provided to a frequency divider 26, which divides the signal by a predetermined amount and provides the divided signal to a sigma delta modulation circuit 24. In some embodiments, the frequency divider divides the CKV signal by a predetermined factor, such as a factor of 2, 4, 8, and/or any other suitable factor. In some embodiments, the delta modification circuit 24 receives an input from the DCO normalization circuit 16. The input signal from the DCO normalization circuit 16 is configured to automatically calibrate the delta modification circuit 24. The delta modification circuit 24 provides an input, Track F, to the DCO core 18. In some embodiments, the CKV signal is further provided to a counter 20. The counter 20 is configured to count the rising edges of the CKV output signal and provide a phase variation input (PHV_I) signal to the phase detector 6.
In some embodiments, the TDC 30 is configured to generate one or more control signals for the doubler 32. In the illustrated embodiment, the TDC 30 generates an error signal Q<0:12> which indicates a difference between the Vout_DC and a target voltage, such as 1.0V. The error signal Q<0:12> is received at the doubler 32 as a TDC Tuning Word (TTW) input.
In some embodiments, a capacitor 99a-99e is coupled to each of the inverters 98 to control the response time (Δt) thereof. In some embodiments, the response time Δt is:
where CLoad is equal to the capacitance of the inverter 98a-98e (CINV) plus the capacitance of an associated capacitor (Cpar). The array of flip flops 96 generates the multi-bit TTW signal. In some embodiments, each of the flip-flops in the array of flip-flops 96 outputs one bit of the multi-bit TTW signal.
In some embodiments, each of the inverters 98 are configured to receive an input voltage from the doubler 32. As shown in
In some embodiments, the SELHP_LP signal is configured to select one the first ring oscillator 42a and/or the second ring oscillator for operation. For example, in some embodiments, the SELHP_LP signal is provided to each of the first ring oscillator 42a and the second ring oscillator 42b to control operation of the oscillators for high power and/or low power output. In some embodiments, a first value of the SELHP_LP signal activates the first ring oscillator 42a and deactivates the second ring oscillator 42b and a second, opposite value activates the second ring oscillator 42b and deactivates the first ring oscillator 42a, although it will be appreciated that alternative control schemes are within the scope of this disclosure. In some embodiments, each of the ring oscillators 42a, 42b are controlled and/or activated by the TTW signal and do not receive the SELHP_LP signal.
In some embodiments, each of the ring oscillators 42a, 42b are coupled to a multiplexer 44. The multiplexer 44 receives an input from each of the ring oscillators 42a, 42b and provides an output on a single circuit path. In some embodiments, the multiplexer 44 can be omitted and the output of each of the ring oscillators 42a, 42b can be provided directly to each of the flip-flops 46a, 46b. The multiplexer 44 is configured to isolate the high-frequency ring oscillator 42a from the low-frequency ring oscillator 42b. In other embodiments, the ring oscillators 42, 42b are simultaneously activated by the TTW signal and the multiplexer 44 is configured to select the output of one of the ring oscillators 42a, 42b. The multiplexer 44 can be controlled by one or more input signals, such as, for example, the SELHP-LP signal. For example, in some embodiments, the multiplexer 44 receives the SELHP-LP signal and determines which of the ring oscillator 42a, 42b inputs are provided to the output based on the SELHP-LP signal. In some embodiments, the output of the multiplexer 44 is received by one or more flip-flops 46a, 46b.
In some embodiments, a first flip-flop 46a receives an input from the multiplexer 44 and a second flip-flop 46b receives an inverse input from the multiplexer 44. For example, in some embodiments, an inverter 58 is positioned between an output of the multiplexer 44 and an input of the second flip-flop 46b. In some embodiments, the input from the multiplexer 44 is coupled to a set input of each of the flip-flops 46a, 46b to transition the flip-flops 46a, 46b on a rising edge of an input signal such that the first flip-flop 46a will transition on a rising edge of the multiplexer 44 output and the second flip-flop 46b will transition on a falling edge of the multiplexer 44 output (as the multiplexer output is inverted prior to reaching the second flip-flop 46b). Each of the flips-flops 46a, 46b is electrically coupled to a respective non-overlapping clock generator 48a, 48b. The non-overlapping clock generators 48a, 48b are controlled by the outputs of the flip-flops 46a, 46b. When the non-inverted output (e.g., Q) of a flip-flop 46a, 46b is set high, the respective non-overlapping clock generator 48a, 48b is activated to generate a clock signal. The clock generators 48a, 48b are referred to herein as non-overlapping clock generators to indicate that only one of the clock generators 48a, 48b are active at any time. For example, when the first non-overlapping clock generator 48a is active, the second non-overlapping clock generator 48b is not active. Similarly, when the second non-overlapping clock generator 48b is active, the first non-overlapping clock generator 48a is not active.
The non-overlapping clock generators 48a, 48b are connected to gate drivers 50a-50d. The gate drivers 50a-50d are configured to generate phase output signals. For example, in the illustrated embodiment, the first non-overlapping clock generator 48a is electrically coupled to a first gate driver 50a and a second gate driver 50b and the second non-overlapping clock generator 48b is electrically coupled to a third gate driver 50c and a fourth gate driver 50d. When the first non-overlapping clock generator 48a is active, the first gate driver 50a generates a first phase output signal Φ1_1 and the second gate driver 50b generates a second phase output signal Φ1_2. The first phase output signal Φ1_1 and the second phase output signal Φ1_2 have opposite phases (e.g., are 180 degrees apart). Similarly, when the second non-overlapping clock generator 48b is active, the third gate driver 50c generates a third phase output signal Φ2_1 and the fourth gate driver 50d generates a fourth phase output signal Φ2_2. The third phase output signal Φ2_1 and the fourth phase output signal Φ2_2 have opposite phases (e.g., are 180 degrees apart). The frequency of the phase output signals Φ1_1, Φ1_1, Φ2_1, Φ2_1 is determined by the activation/deactivation of the non-overlapping clock generators 48a, 48b.
In some embodiments, each of the phase output signals are provided to one or more voltage doubling module 36a-36d as shown in
For example, during a high-frequency start-up mode, the SELHP_LP signal indicates a high-frequency/high-power operation. The control circuit 38 is controlled by the SELHP_LP signal and the TTW signal such that the first ring oscillator 42a (i.e., a high-frequency ring oscillator) generates a high-frequency signal that is provided to each of the first and second flip-flops 46a, 46b. The high-frequency signal alternatively activates each of the non-overlapping clock generators 48a, 48b. When the first non-overlapping clock generator 48a is active, the first set of phase output signals Φ1_1 and Φ1_2 are generated to drive first and second doubling modules 36a, 36b. After a predetermined time period (e.g., one period of the high-frequency signal), the first non-overlapping clock generator 48a is deactivated and the second non-overlapping clock generator 48b is activated. The second non-overlapping clock generator 48b controls the second set of gate drivers 50c, 50d to generate the second set of phase output signals Φ2_1 and Φ2_2. By switching between the first set of phase output signals Φ1_1 and Φ1_2 and the second set of phase output signals Φ2_1 and Φ2_2, the doubler 32 reduces the ripple in the doubled voltage output signal (Vout_DC). When the SELHP_LP signal indicates a shift to a low-power/low-frequency steady state mode, the first ring oscillator 42a is deactivated and the second ring oscillator 42b (e.g., the low-frequency ring oscillator) is activated to drive the non-overlapping clock generators 48a, 48b (and therefore the gate drivers 50a-50d) at a lower frequency corresponding to the lower power requirements of the circuit. Each of the voltage doubling modules 36a-36d generate an output based on the received phase component signals such that output signal Vout_DC provides a selected voltage value, such as twice the value of an input voltage Vin_DC. In addition, the frequency of the phase component signals charges the capacitor Cload at a predetermined rate.
As shown in
At step 106, the TDC 30 generates an error signal Q<0:12> that indicates a difference between Vout_DC and a target voltage. The error signal Q<0:12> is provided to the doubler 32 as a TDC tuning word (TTW) input. In some embodiments, at an optional step 108, the TDC generates a SELHP_LP signal configured to select one of a high power start-up operation mode or a low-power steady state operation mode of the doubler 32.
At step 110, the doubler 32 decodes the TTW signal using a plurality of logic gates 40a-40f. The TTW signal controls operation of one or more circuit elements of the doubler 32, such as a ring oscillator 42a-42c. At step 110, Vout_DC is adjusted by the doubler 32 based on the TTW signal and/or the SELHP_LP signal. For example, in some embodiments, the TTW signal and the SELHP_LP signal activate one or more ring oscillators to adjust a delay in the activation of a clock generator 48a. The method 100 returns to step 104 and the adjusted Vout_DC signal is provided to the TDC 30.
In various embodiments a circuit includes a time-to-digital converter (TDC) configured to generate a signal indicative of a phase difference between a first signal and a reference signal and a doubler electrically coupled to the TDC. The doubler is configured to receive a first voltage signal and generate a second voltage signal. The second voltage signal is provided to a voltage input of the TDC. The TDC is configured to generate one or more control signals for the doubler to adjust the second voltage signal.
In various embodiments, an all-digital phase locked loop (ADPLL) includes a phase detector, a filter electrically coupled to the phase detector, and a digitally-controlled oscillator electrically coupled to the filter. The digitally controlled oscillator is configured to generate a phase-corrected clock signal. The ADPLL further includes a time-to-digital converter (TDC) configured to receive the phase-corrected clock signal from the digitally-controlled oscillator. The TDC is electrically coupled to the phase detector to provide a phase-correction signal to the phase detector. A doubler is electrically coupled to the TDC. The doubler is configured to receive a first voltage signal and generate a second voltage signal. The second voltage signal is provided to a voltage input of the TDC.
In various embodiments, a method of calibrating a time-to-digital convertor (TDC) is disclosed. The method includes receiving a first voltage at an input of a doubler circuit and generating a second voltage at an output of the doubler circuit. The second voltage is greater than the first voltage. The output of the doubler circuit is coupled to an input of the TDC. A TDC tuning word (TTW) is generated and provided to the doubler circuit. The second voltage is adjusted based on the TTW.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Number | Name | Date | Kind |
---|---|---|---|
7746178 | Humphreys | Jun 2010 | B1 |
8368437 | Huang et al. | Feb 2013 | B2 |
8456207 | Kuo et al. | Jun 2013 | B1 |
8547151 | Kuo et al. | Oct 2013 | B2 |
8558728 | Lemkin | Oct 2013 | B1 |
8570082 | Kuo et al. | Oct 2013 | B1 |
8593189 | Yen et al. | Nov 2013 | B1 |
8890626 | Chen et al. | Nov 2014 | B2 |
9065454 | Lin | Jun 2015 | B2 |
9112507 | Chen et al. | Aug 2015 | B2 |
20130285722 | Chou | Oct 2013 | A1 |
20150162921 | Chen | Jun 2015 | A1 |
20150194971 | Tsai | Jul 2015 | A1 |
Number | Date | Country | |
---|---|---|---|
20180138911 A1 | May 2018 | US |