Claims
- 1. A raised-bitline, flash memory device with deep trenches comprising:
- a semiconductor substrate doped with a first conductivity type, a first well of an opposite conductivity type, said first well comprising a deep conductor line to said device,
- a second well of said first conductivity type above said first well comprising a body conductor line to said device,
- said deep trenches extending through said second well into said first well,
- said deep trenches being filled with a first dielectric layer having a top surface,
- gate electrode stacks for a flash memory device including a gate oxide layer over said device, doped polysilicon floating gates formed over said gate oxide layer, an interpolysilicon dielectric layer formed over said floating gate electrodes, and control gate electrodes formed of doped polysilicon layer over said interpolysilicon dielectric layer,
- said gate electrode stacks having sidewalls,
- a dielectric cap over said control gate electrodes,
- source/drain regions in said second well self-aligned with said gate electrode stacks as well as spacer dielectric structures formed adjacent to said sidewalls of said stacks, said source/drain regions having top surfaces, and
- a third doped polysilicon layer patterned into raised, flat planar bitline bars located in a raised location on the surface of said source/drain regions and on said top surface of said first dielectric layer, said bitlines being in direct mechanical contact with said source/drain regions providing electrical interconnection to said source/drain regions.
- 2. A device in accordance with claim 1 wherein: a gate line connected to said control gate electrode and said body conductor line provides cell operation selection.
- 3. A device in accordance with claim 1 wherein cell operation voltages are as follows:
- ______________________________________ Program Erase Read______________________________________Selected Word Line (SWL) 8.about.9 V -5 V 5 VUnselected Word Line (UWL) 0 V 0 V 0 VSelected Body Line (SBODL) -5.about.-6 V 10 V 0 VUnselected Body Line (UBODL) 0 V 5.about.6 V -5 VSelected Drain Line (SDL) 0 V 10 V 1 VSelected Source Line (SSL) 2-3 V 10 V 0 VDeep N Well (DNW) -5.about.-6 V 10 V 0 V.______________________________________
- 4. A device in accordance with claim 1 wherein: said source/drain regions which are self-aligned with said spacers and have a dopant concentration from about 5E19 atoms/cm.sup.3 to about 5E20 atoms/cm.sup.3.
- 5. A device in accordance with claim 1 wherein: adjacent to said source/drain regions are N- lightly doped source/drain regions self-aligned with said gate electrode stacks having a concentration of said dopant from about 5E17 atoms/cm.sup.3 to about 5E18 atoms/cm.sup.3.
- 6. A device in accordance with claim 1 wherein said source/drain regions being self-aligned with said spacers having a dopant concentration from about 5E19 atoms/cm.sup.3 to about 5E20 atoms/cm.sup.3 with N- lightly doped source/drain regions self-aligned with said gate electrode stacks and being located adjacent to said source/drain regions, with said N- lightly doped source/drain regions having a dopant concentration from about 5E17 atoms/cm.sup.3 to about 5E18 atoms/cm.sup.3.
- 7. A device in accordance with claim 1 wherein: said interpolysilicon dielectric comprises an oxide/nitride/oxide layer comprising a silicon oxide layer having a thickness of from about 60 .ANG. to about 80 .ANG., a silicon nitride layer having a thickness of from about 80 .ANG. to about 100 .ANG., and another silicon oxide having a thickness from about 60 .ANG. to about 80 .ANG..
- 8. A device in accordance with claim 1 wherein:
- said interpolysilicon dielectric comprises an oxide/nitride/oxide layer comprising a silicon oxide layer having a thickness of from about 60 .ANG. to about 80 .ANG., a silicon nitride layer having a thickness of from about 80 .ANG. to about 100 .ANG., and another silicon oxide having a thickness from about 60 .ANG. to about 80 .ANG.,
- source/drain regions which are self-aligned with said spacers have a dopant concentration from about 5E19 atoms/cm.sup.3 to about 5E20 atoms/cm.sup.3 with N- lightly doped source/drain regions located adjacent to said source/drain regions with a dopant concentration from about 5E17 atoms/cm.sup.3 to about 5E18 atoms/cm.sup.3.
- 9. A device comprising a raised-bitline, flash memory device with deep trenches comprises:
- a semiconductor substrate doped with a first P- conductivity type, a first well of an opposite N- conductivity type,
- a second well of said first P- conductivity type formed over said first well,
- said deep trenches formed with a depth of from about 8 .mu.m to about 10 .mu.m and a width from about 0.3 .mu.m to about 0.5 .mu.m extending through said second well into said first well,
- said deep trenches being filled with a blanket, first dielectric layer comprising a BPSG planarized glass layer having a top surface with a thickness of from about 10 .mu.m to about 12 .mu.m, said BPSG layer being composed of boron (B) from about 1% to about 12% and phosphorous (P) from about 4% to about 6%,
- a gate oxide layer formed over said device having a thickness from about 80 .ANG. and about 90 .ANG.,
- a first doped polysilicon formed layer over said gate oxide layer having a thickness from about 1,500 .ANG. and about 1,800 .ANG.,
- said first doped polysilicon layer being patterned,
- an interpolysilicon dielectric (IPD) layer formed over first doped polysilicon layer, said IPD layer comprising an oxide/nitride/oxide layer comprising a silicon oxide layer having a thickness of from about 60 .ANG. to about 80 .ANG., a silicon nitride layer having a thickness of from about 80 .ANG. to about 100 .ANG., and another silicon oxide having a thickness from about 60 .ANG. to about 80 .ANG.,
- a second doped polysilicon layer formed over said interpolysilicon dielectric layer having a thickness from about 1,500 .ANG. and about 2,000 .ANG.,
- a polycide layer composed of tungsten silicide formed over said second doped polysilicon layer having a thickness from about 100 .ANG. and about 180 .ANG.,
- dielectric cap layers formed over said polycide layer, said dielectric cap layers comprising a blanket thin pad oxide layer composed of silicon dioxide from about 200 .ANG. to about 400 .ANG. thick and a blanket silicon nitride layer from about 800 .ANG. to about 1,000 .ANG. thick,
- said device having gate electrode stacks for a flash memory device formed with said cap layers on top,
- said gate electrode stacks having sidewalls,
- N- lightly doped source/drain regions formed in said second well self-aligned with said gate electrode stacks with a dopant concentration from about 5E17 ions/cm.sup.3 to about 5E18 ions/cm.sup.3,
- spacer dielectric structures formed adjacent to said sidewalls of said stacks,
- source/drain regions formed in said second well which are self-aligned with said spacers having a dopant concentration from about 5E19 atoms/cm.sup.3 to about 5E20 atoms/cm.sup.3, said source/drain regions having top surfaces, and
- a third doped polysilicon layer formed over said device, said third doped polysilicon layer being patterned into flat, raised bitline bars on said top surfaces of said source/drain regions and said top surface of said first dielectric layer, to form raised bitlines having a thickness between about 0.2 .mu.m and about 0.3 .mu.m, said bitlines being in direct mechanical contact with said source/drain regions and providing electrical interconnection to said source/drain regions.
Parent Case Info
This application is a division of Ser. No. 08/766,079 filed Dec. 16, 1996 now U.S. Pat. No. 5,679,591.
US Referenced Citations (8)
Non-Patent Literature Citations (1)
Entry |
Y. Hisamune et al, "A 3.6 .mu.m.sup.2 Memory Cell Structure for 16MB EPROMs" IEDM (1989) pp. 583-586. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
766079 |
Dec 1996 |
|