Claims
- 1. An antifuse comprising:a lower conductive electrode having an upper surface and disposed over an insulating layer; an interlayer dielectric layer disposed over said upper surface of said lower conductive electrode, said interlayer dielectric layer having an upper surface and having an aperture communicating with said lower conductive electrode formed therein; a conductive plug disposed in said aperture, said conductive plug having an upper surface raised above said upper surface of said interlayer dielectric layer; an antifuse layer having an upper surface and disposed over said upper surface of said conductive plug and at least a portion of said upper surface of said interlayer dielectric layer; and an upper electrode disposed over said upper surface of said antifuse layer.
- 2. The antifuse of claim 1 wherein said antifuse layer comprises a first layer comprising silicon nitride, a second layer comprising amorphous silicon, and a third layer comprising silicon nitride.
- 3. The antifuse of claim 2 wherein outer edges of said first layer said second layer and said third layer form a substantial vertical wall and further including an oxide spacer in contact with said vertical wall.
- 4. The antifuse of claim 2, further including a layer of silicon dioxide disposed between said second layer and one of said first and third layers.
- 5. An antifuse comprising:a lower conductive electrode having an upper surface and disposed over an insulating layer; an interlayer dielectric layer disposed over said upper surface of said lower conductive electrode, said interlayer dielectric layer having an upper surface and having an aperture communicating with said lower conductive electrode formed therein; a conductive plug disposed in said aperture, said conductive plug having an upper surface raised above said upper surface of said interlayer dielectric layer; an antifuse layer disposed over said upper surface of said conductive plug and at least a portion of said upper surface of said interlayer dielectric layer, said antifuse layer comprising a first layer comprising silicon nitride, a second layer comprising amorphous silicon and a third layer comprising silicon nitride having an upper surface; a layer of titanium nitride having an upper surface and disposed over said upper surface of said third layer of silicon nitride; and an upper electrode disposed over said upper surface of said layer of titanium nitride.
- 6. The antifuse of claim 5 wherein outer edges of said first layer, said second layer, and said third layer form a substantial vertical wall and further including an oxide spacer in contact with said vertical wall.
- 7. The antifuse of claim 5, further including a layer of silicon dioxide disposed between said second layer and one of said first and third layers.
- 8. An antifuse comprising:a lower conductive electrode having an upper surface and disposed over an insulating layer; an interlayer dielectric layer disposed over said upper surface of said lower conductive electrode, said interlayer dielectric layer having an upper surface and having an aperture communicating with said lower conductive electrode formed therein; a conductive plug disposed in said aperture, said conductive plug having an upper surface raised above said upper surface of said interlayer dielectric layer; a first layer of titanium nitride having an upper surface and disposed over said upper surface of said conductive plug and at least a portion of said upper surface of said interlayer dielectric layer; an antifuse layer disposed over said upper surface of said first layer of titanium nitride, said antifuse layer comprising a first layer comprising silicon nitride, a second layer comprising amorphous silicon and a third layer comprising silicon nitride having an upper surface; a second layer of titanium nitride having an upper surface and disposed over said upper surface of said third layer of silicon nitride; and an upper electrode disposed over said upper surface of said second layer of titanium nitride.
- 9. The antifuse of claim 9 wherein outer edges of said first layer, said second layer, and said third layer form a substantial vertical wall and further including an oxide spacer in contact with said vertical wall.
- 10. The antifuse of claim 8, further including a layer of silicon dioxide disposed between said second layer and one of said first and third layers.
CROSS-REFERENCE TO RELATED APPLICATIONS
The present application is a continuation of patent application Ser. No. 09/062,298 filed on Apr. 17, 1998, which is now U.S. Pat. No. 6,124,193; which is a continuation of patent application Ser. No. 08/772,241 filed on Dec. 23, 1996, now U.S. Pat. No. 5,920,109, is a continuation of patent application Ser. No. 08/460,417 filed on Jun. 2, 1995, now abandoned.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5592016 |
Go et al. |
Jan 1997 |
A |
5920109 |
Hawley et al. |
Jul 1999 |
A |
5986322 |
McCollum et al. |
Nov 1999 |
A |
6001693 |
Yeouchung et al. |
Dec 1999 |
A |
6159836 |
Wei |
Dec 2000 |
A |
Continuations (3)
|
Number |
Date |
Country |
Parent |
09/062298 |
Apr 1998 |
US |
Child |
09/669035 |
|
US |
Parent |
08/772241 |
Dec 1996 |
US |
Child |
09/062298 |
|
US |
Parent |
08/460417 |
Jun 1995 |
US |
Child |
08/772241 |
|
US |