Claims
- 1. An input circuit for a registered integrated circuit chip, the integrated circuit chip including at least one master-slave latch for storing an input signal, the input circuit having a plurality of input terminals and an output terminal and comprising:
- at least one logic gate having a plurality of input terminals and at least one output terminal, the input terminals of the logic gate being connected to the input terminals of the input circuit, the output terminal of the logic gate being connected to a data input terminal of the master-slave latch;
- wherein a master portion of the latch includes an inverter having its output terminal connected to a first input terminal of a NOR gate, an output terminal of the NOR gate being connected to an input terminal of the inverter; and a power up line being connected to a second input terminal of the NOR gate.
- 2. The input circuit of claim 1, wherein only one additional logic gate is connected directly to an output terminal of the master-slave latch, and that additional logic gate has only a single connected input terminal.
- 3. The input circuit of claim 1, further comprising at least one buffer connected between one of the input terminals of the logic gate and one of the input terminals of the input circuit.
- 4. The input circuit of claim 3, wherein the buffer comprises:
- a buffer input terminal;
- a clock input terminal; and
- a gated inverter having two input terminals connected respectively to the buffer input terminal and clock input terminal.
- 5. The input circuit of claim 4, wherein the buffer further comprises:
- a first and a second output terminal; and
- two delay elements, each connectable to one of the output terminals.
- 6. A registered input circuit for an integrated circuit, comprising:
- a logic gate having a plurality of input terminals for receiving input signals and providing an output signal at an output terminal;
- a plurality of delay elements each selectively connectable to the output terminal of the logic gate wherein each delay element includes two transistors of opposite conductivity type each having a control terminal connectable to the output terminal of the logic gate; and
- a latch having an input terminal connected to the output terminal of the logic gate and having an output terminal.
- 7. The registered input circuit of claim 1, wherein the plurality of input terminals of the logic gate are connected to receive address signals for accessing particular addresses of the integrated circuit chip, and the logic gate is one element of an address decoder.
- 8. A method of operating an integrated circuit chip having master-slave latches associated with input signals to the integrated circuit chip, comprising the steps of:
- providing at least one of the master-slave latches with a power-up control terminal;
- resetting the at least one master-slave latch with a power-up signal supplied to the power-up control terminal;
- providing at least one logic gate having a plurality of input terminals and having the input terminals connected to receive the input signals; and
- providing an output signal from the logic gate to an input terminal of the at least one master-slave latch.
- 9. The registered input circuit of claim 1, further comprising a pass gate connected between the input terminal of the inverter and the output terminal of the logic gate.
Parent Case Info
This application is a continuation of application Ser. No. 08/112,409, filed Aug. 26, 1993 now abandoned.
US Referenced Citations (17)
Non-Patent Literature Citations (1)
Entry |
"Self-Timed Pipelined Static RAMs", CMOS Data Book. 1988: Cypress Semiconductor Corporation, pp. 2-83. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
112409 |
Aug 1993 |
|