"Method of Fabricating a New Merged Stacked Trench Capacitor Memory Cell Structure," Dec. 1991, IBM Technical Disclosure Bulletin vol. 34 No. 7B, pp. 472-476. |
"Defect-Free Isolation Process for Substrate Plate Trench Dynamic Random Access Memory Cells," Dec. 1992, IBM Technical Disclosure Bulletin vol. 35, No. 7, pp. 454-456. |
IEDM 85, Buried Storage Electrode (BSE) Cell for Megabit Drams, pp. 710-713 M. Sakamoto, et al. |
ISSCC 91, A Block-Oriented RAM with Half-Sized DRAM Cell and Quasi-Folded Date-Line Architecture, pp. 106-107 and 297, Katsutaka Kimura, et al. |
IEDM 87, Double Stacked Capacitor with Self-Aligned Poly Source/Drain Transistor (DSP) Cell for Megabit Dram, K. Tsukamoto, et al., Dec. 1987. |
IEDM 88, A Buried-Trench DRAM Cell Using A Self-Aligned Epitaxy Over Trench Technology, N. C. C. Lu, et al., Dec. 1988. |