Claims
- 1. A read only memory (ROM) integrated circuit device comprising:
a storage cell; a virtual ground line coupled to the storage cell; a bit line coupled to the storage cell; and a precharge circuit that independently controls timing of precharging of the virtual ground line and the bit line.
- 2. The device of claim 1 wherein the precharge circuit is configured to deactivate precharging of the virtual ground line before deactivating precharging of the bit line.
- 3. The device of claim 2 wherein the precharge circuit comprises:
a virtual ground line precharge circuit that activates precharging of the virtual ground line responsive to a virtual ground line precharge signal; and a bit line precharge circuit that activates precharging of the bit line responsive to a bit line precharge signal, the bit line precharge signal being deactivated after deactivation of the virtual ground line precharge signal.
- 4. The device of claim 3 further comprising a virtual ground line discharge circuit coupled to the virtual ground line and wherein the virtual ground line precharge circuit deactivates precharging of the virtual ground line substantially concurrently with activation of the virtual ground line discharge circuit.
- 5. The device of claim 4 wherein the virtual ground line discharge circuit couples the virtual ground line to ground and wherein the virtual ground line precharge circuit couples the virtual ground line to a precharge voltage and wherein the bit line precharge signal couples the bit line to the precharge voltage.
- 6. The device of claim 4 wherein the virtual ground line discharge circuit activates discharging of the virtual ground line responsive to a discharge control signal.
- 7. The device of claim 6 wherein the virtual ground line precharge circuit is configured to activate precharging of the virtual ground line responsive to an address control signal and wherein the virtual ground line discharge circuit is configured to activate discharging of the virtual ground line responsive to an address signal associated with the storage cell.
- 8. The device of claim 7 wherein the virtual ground line precharge circuit comprises a virtual ground line precharge controller and a virtual ground line precharging unit, wherein the virtual ground line precharge controller is configured to generate a virtual ground line precharge enable signal responsive to the address control signal and the virtual ground line precharge signal and wherein the virtual ground line precharging unit comprises a transistor having the virtual ground line precharge enable signal coupled to a gate thereof.
- 9. The device of claim 8 wherein the virtual ground line precharge controller is configured to generate the virtual ground line precharge enable signal as a Boolean NAND operation having the address control signal and the virtual ground line precharge signal as inputs.
- 10. The device of claim 8 wherein the bit line precharge circuit comprises a bit line precharge controller and a bit line precharging unit, wherein the bit line precharge controller is configured to generate a bit line precharge enable signal responsive to the bit line precharge signal and wherein the bit line precharging unit comprises a transistor having the bit line precharge enable signal coupled to a gate thereof.
- 11. The device of claim 8 wherein the virtual ground line discharge circuit comprises a discharge controller that generates a discharge signal responsive to the discharge control signal and the address signal associated with the storage cell and a transistor having the discharge signal coupled to a gate thereof.
- 12. The device of claim 11 wherein the discharge controller is configured to generate the discharge signal as a Boolean NAND operation having the discharge control signal and the address signal associated with the storage cell as inputs.
- 13. The device of claim 12 comprising a plurality of storage cells, each of the plurality of storage cells having an associated bit line and virtual ground line, precharging of the associated bit line and virtual ground line of each storage cell being independently controlled by the precharge circuit.
- 14. The device of claim 1 comprising a plurality of storage cells, each of the plurality of storage cells having an associated bit line and virtual ground line, precharging of the associated bit line and virtual ground line of each storage cell being independently controlled by the precharge circuit.
- 15. A method of controlling precharging of a read only memory (ROM) integrated circuit device including a storage cell and a virtual ground line and a bit line coupled to the storage cell, the method comprising:
independently controlling timing of precharging of the virtual ground line and the bit line.
- 16. The method of claim 15 wherein independently controlling timing of precharging comprises deactivating precharging of the virtual ground line before deactivating precharging of the bit line.
- 17. The method of claim 16 further comprising discharging the virtual ground line substantially concurrently with deactivating precharging of the virtual ground line.
- 18. A ROM integrated circuit device comprising:
a ROM cell block that stores data; a virtual ground line that is connected to the ROM cell block; a virtual ground line precharging unit that precharges the virtual ground line in response to a virtual ground line precharge signal; a switch that is connected to the virtual ground line and grounds the virtual ground line in response to a discharge signal; a bit line that is connected to the ROM cell block; and a bit line precharging unit that precharges the bit line in response to a bit line precharge signal.
- 19. The device of claim 18, further comprising a virtual ground line precharge controller that receives a virtual ground line precharge control signal and an address control signal and outputs the virtual ground line precharge signal, wherein if the virtual ground line precharge control signal and the address control signal are logic “high”, the virtual ground line precharge signal is logic “low”, and if at least one of the virtual ground line precharge control signal and the address control signal is logic “low”, the virtual ground line precharge signal is logic “high”.
- 20. The device of claim 19, wherein if the virtual ground precharge signal is logic “low”, the virtual ground line precharging unit is activated to precharge the virtual ground line, and if the virtual ground line precharge signal is logic “high”, the virtual ground line precharging unit is inactivated.
- 21. The device of claim 18, further comprising a bit line precharge controller that receives a bit line precharge control signal and outputs the bit line precharge signal, wherein if the bit line precharge control signal is logic “high”, the bit line precharge signal is logic “low”, and if the bit line precharge control signal is logic “low”, the bit line precharge signal is logic “high”.
- 22. The device of claim 21, wherein if the bit line precharge signal is logic “low”, the bit line precharging unit is activated to precharge the bit line, and if the bit line precharge signal is logic “high”, the bit line precharging unit is inactivated.
- 23. The device of claim 18, further comprising a discharge controller that receives a discharge control signal and an address signal and outputs the discharge signal, wherein if at least one of the discharge control signal and the address signal is logic “low”, the discharge signal is logic “high”, and the discharge control signal and the address signal are logic “high”, the discharge signal is logic “low”.
- 24. The device of claim 23, wherein if the discharge signal is logic “high”, the switch is activated to ground the virtual ground line, and if the discharge signal is logic “low”, the switch is inactivated.
- 25. The device of claim 18, further comprising:
a plurality of virtual ground lines that are connected to the ROM cell block; a plurality of virtual ground line precharging units that precharge the plurality of virtual ground lines in response to a virtual ground line precharge signal; a plurality of switches that are connected to one of the plurality of virtual ground lines and ground the virtual ground lines in response to a discharge signal; a plurality of bit lines that are connected to the ROM cell block; and a plurality of bit line precharging units that precharge the plurality of bit lines in response to a bit line precharge signal.
- 26. The device of claim 25, further comprising a virtual ground line precharge controller that receives a virtual ground line precharge control signal and an address control signal and outputs the virtual ground line precharge signal, wherein if the virtual ground line precharge control signal and the address control signal are logic “high”, the virtual ground line precharge signal is logic “low”, and if at least one of the virtual ground line precharge control signal and the address control signal is logic “low”, the virtual ground line precharge signal is logic “high”.
- 27. The device of claim 26, wherein if the virtual ground line precharge signal is logic “low”, the plurality of ground line precharging units are activated to precharge the virtual ground lines, and if the virtual ground line precharge signal is logic “high”, the virtual ground line precharging units are inactivated.
- 28. The device of claim 25, further comprising a bit line precharge controller that receives a bit line precharge control signal and outputs the bit line precharge signal, wherein if the bit line precharage control signal is logic “high”, the bit line precharge signal is logic “low”, and if the bit line precharge control signal is logic “low”, the bit line precharge signal is logic “high”.
- 29. The device of claim 28, wherein if the bit line precharge signal is logic “low”, the plurality of bit line precharging units are activated to precharage the bit lines, and if the bit line precharge signal is logic “high”, the plurality of bit line precharging units are inactivated.
- 30. The device of claim 25, further comprising a plurality of discharge controllers that receive a discharge control signal and an address signal and output the discharge signal, wherein if at least one of the discharge control signal and the address signal is logic “low”, the plurality of discharge controllers output the discharge control signal in logic “high”, and if the discharge control signal and the address signal are logic “high”, the plurality of discharge controllers output the discharge signal in logic “low”.
- 31. The device of claim 30, wherein if the discharge signal is logic “high”, the switches are activated to ground a corresponding virtual ground lines, and if the discharge signal is logic “low”, the switches are inactivated.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2002-0041975 |
Jul 2002 |
KR |
|
RELATED APPLICATION
[0001] This application claims priority to Korean Patent Application 2002-0041975, filed on Jul. 18, 2002, the contents of which are herein incorporated by reference in their entirety.