Claims
- 1. A read-only memory comprising:
- a semiconductor substrate;
- a pair of MOS transistors each having a separate source region and a common drain region;
- a gate insulation film for each of said MOS transistors formed on said semiconductor substrate;
- a gate electrode for each of said MOS transistors formed on said gate insulation film;
- a first insulation film formed on said gate electrode for each of said MOS transistors;
- a second insulation film formed on said first insulation film of each of said MOS transistors gate electrodes, said first and second insulation films defining a first contact hole leading to said common drain region;
- a common drain electrode extending in said first contact hole and contacting said common drain region, said common drain electrode having an extended portion lying on said second insulation film above said gate electrode of each of said MOS transistors;
- a third insulation film formed on said extended portion of said common drain electrode above said gate electrode for each of said MOS transistors, said third insulation film defining a second contact hole above said first contact hole; and
- a conductive layer formed on said common drain electrode and said third insulation film, said conductive layer extending in said second contact hole and contacting said common drain electrode.
- 2. A memory according to claim 1, wherein said semiconductor substrate comprises a silicon substrate, and said common drain electrode comprises polycrystalline silicon.
- 3. A memory according to claim 2, wherein polycrystalline silicon of said common drain electrode contains an impurity.
- 4. A memory according to claim 1, wherein said common drain electrode comprises a high-melting metal silicide.
Priority Claims (1)
Number |
Date |
Country |
Kind |
59-17782 |
Feb 1984 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 697,492 filed Feb. 1, 1985, abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0054163 |
Dec 1980 |
EPX |
0068897 |
Jun 1982 |
EPX |
58-27359 |
Feb 1983 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Masuoka, et al., "A New Mask ROM Cell Programmed by Through-Hole Using Double Polysilicon Technology," reprinted from Proceedings of the IEEE International Electron Devices Meeting (Dec. 1983), pp. 577-580. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
697462 |
Feb 1985 |
|