Claims
- 1. A reconfigurable device comprising:
a plurality of processing devices; a connection matrix providing an interconnect between the processing devices; and means to define a configuration of the connection matrix;
wherein each of the processing devices is adapted to perform a function on input operands and produce an output, wherein said input operands are provided as inputs to the processing device, and wherein the connection matrix is adapted to direct the output of a first one of the processing devices to a second one of the processing devices to determine the function performed by the second one of the processing devices.
- 2. The reconfigurable device of claim 1, wherein said input operands are provided as inputs to the processing device from the interconnect on the same route in each cycle.
- 3. The reconfigurable device of claim 1, wherein each of the processing devices comprises an arithmetic logic unit.
- 4. The reconfigurable device of claim 3, wherein said input operands are provided as inputs to the arithmetic logic unit.
- 5. A method of testing a reconfigurable array comprising:
generating a test signal in a first processing device in the reconfigurable array; directing the test signal to a second processing device in the reconfigurable array; and testing the second processing device using the test signal.
- 6. The method of claim 5, wherein the test signal comprises an instruction input to determine a function performed by the second processing device.
- 7. The method of claim 5, wherein the reconfigurable array is adapted to vary the test signal on every clock cycle.
- 8. A method of constructing a central processing unit from a reconfigurable device, the reconfigurable device comprising a plurality of processing devices, a connection matrix providing an interconnect between the processing devices; and means to define a configuration of the connection matrix, the method comprising:
allocating one or more of the processing devices to form an arithmetic logic unit of the central processing unit, wherein each of the processing devices comprises an arithmetic logic unit adapted to perform a function on input operands and produce an output, and wherein said input operands are provided as inputs to the arithmetic logic unit from the interconnect on the same route in each cycle; associating a first memory, as a register file, with the arithmetic logic unit of the central processing unit; and associating a second memory, as a code memory, with the arithmetic logic unit of the central processing unit, to provide instructions for the central processing unit, wherein instruction inputs for the arithmetic logic unit of the central processing unit are provided from the second memory; wherein either or both of the first memory and the second memory are provided by reconfiguration of one or more processing devices into memory available for use by the central processing unit configured onto the reconfigurable device.
Priority Claims (2)
Number |
Date |
Country |
Kind |
97310220.5 |
Dec 1997 |
EP |
|
9811776.5 |
Jun 1998 |
GB |
|
Parent Case Info
[0001] This application is a continuation of U.S. patent application Ser. No. 09/209,542, filed on Dec. 11, 1998, titled “Reconfigurable Processor Devices.”
Continuations (1)
|
Number |
Date |
Country |
Parent |
09209542 |
Dec 1998 |
US |
Child |
09997176 |
Nov 2001 |
US |