Claims
- 1. A signal processing circuit comprising:
a write current driver; a table in which a plurality of predetermined values of a compensation parameter d is stored; a data buffer for storing a bit sequence of write data and a bit judgment circuit, wherein; said bit judgment circuit determines a value of said compensation parameter d in accordance with a write object and its previous bit, and said write driver delays an inversion timing of said object from a write timing clock using said parameter d.
- 2. A signal processing circuit comprising:
a write current driver; means for storing a plurality of values of predetermined compensation parameter d, means for storing a bit sequence of write data; means for selecting one of said plurality of values of said parameter d, wherein; said means for storing a bit sequence of write data transfers the bit sequence to said write driver synchronized with a predetermined write clock; said means for selecting a value of said parameter d selects said compensation parameter d in accordance with a write object bit and its previous bit, and said write driver delays an inversion timing of said object bit by said parameter d from said write timing clock.
- 3. A signal processing circuit comprising:
a write current driver; a data buffer for storing a bit sequence of write data, and a compensation parameter calculator, wherein said data buffer transfers said bit sequence to said write driver synchronized with a predetermined write clock; said compensation parameter calculator determines a compensation parameter d in accordance with a write object bit and its previous bit, and said write driver delays an inversion timing of said object bit by said parameter d from said write timing clock.
- 4. A signal processing circuit according to claim 1, further comprising:
a partial response equalizer circuit; and a maximum likelihood demodulator circuit.
- 5. A signal processing circuit according to claim 1,
said object bit includes an isolated transition.
- 6. A signal processing circuit according to claim 1,
said object bit includes an isolated dibit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
09-141826 |
May 1997 |
JP |
|
CROSS REFERENCES TO RELATED APPLICATIONS
[0001] This is a continuation of U.S. Ser. No. 10/079,492, filed Feb. 22, 2002, which is a continuation of U.S. Ser. No. 09/790,613, filed Feb. 23, 2001, which issued as U.S. Pat. No. 6,356,402 on Mar. 12, 2002, and which is a continuation of U.S. Ser. No. 09/085,860, filed May 28, 1998 and issued as U.S. Pat. No. 6,212,024 on Apr. 3, 2001.
Continuations (3)
|
Number |
Date |
Country |
Parent |
10079492 |
Feb 2002 |
US |
Child |
10231089 |
Aug 2002 |
US |
Parent |
09790613 |
Feb 2001 |
US |
Child |
10079492 |
Feb 2002 |
US |
Parent |
09085860 |
May 1998 |
US |
Child |
09790613 |
Feb 2001 |
US |