"Extended L2 Directory for L1 Residence Recording", IBM Technical Disclosure, vol. 34, No. 8, pp. 130-133, Jan. 1992. |
Baer, Jean-Loup and Wang, Wen-Hann, "On The Inclusion Properties For Mult-Level Cache Hieararchies", Computer Architecture, 1988 International Symposium, IEEE/IEE Publications Ondisc, pp. 73-80, 1988. |
Tang, "Cache System Design in the Tightly Coupled Multiprocessor System", Proceedings of the National Computer Conf., vol. 45, No. 7, (1976), pp. 749-753. |
Tomasevic et al., "A Survey of Hardware Solutions for Maintenance of Cache Coherence in Shared Memory Multiprocessors", Proc. 26th Hawaii Intl. Conf. on System Sciences, vol. 1, (1993), pp. 863-872. |
Cheriton et al., "Multi-Level Shared Caching Techniques for Scalability in VMP-MC", 16th Ann. Intl. Symp. on Computer Architecture, (1989), pp. 16-24. |