| John P. Fishburn, "LATTIS: An Iterative Speedup Heuristic for Mapped Logic", 29th ACM/IEEE Design Automation Conference, pp. 488-491, (1992). |
| John P. Fishburn, "A Depth-Decreasing Heuristic for Cominational Logic; or How to Convert A Ripple-Carry Adder into a Carry-Lookahead Adder or Anything In-Between", 27th ACM/IEEE Design Automation Conference, pp. 361-364, (1990). |
| kanwar Jit Singh, et al., "Timing Optimization of Combinational Logic", Computer Aided Design International Conference, pp. 282-285, (1988). |
| 1994 "Xilinx, The Programmable Logic Data Book", pp. 2-1 through 2-46 (1994). |
| G. De Micheli, "Technology Mapping of Digital Circuits", IEEE Computer Society Proceedings Advanced Computer Technology, Reliable Systems and Applications, 5th Annual European Computer Conference, Bologna, pp. 580-586 (1991). |
| R. Brayton, et al., "MIS: A Multiple-Level Logic Optimization System", IEEE Transactions On CAD, vol. CAD-6, pp. 1062-1081 (Nov. 1987). |
| S. Devadas, et al., "Boolean Decomposition Of Programmable Logic Arrays", IEEE 1988 Custom Integrated Circuits Conference, pp. 2.5.1-2.5.5. |
| R. Francis, "Chortle: A Technology Mapping Program For Lookup Table-Based Field Programmable Gate Arrays", 27th IEEE Design Automation Conference, pp. 613-619 (1990). |