Redundancy shift register circuit for driver circuit in active matrix type liquid crystal display device

Information

  • Patent Grant
  • 6747627
  • Patent Number
    6,747,627
  • Date Filed
    Wednesday, November 24, 1999
    25 years ago
  • Date Issued
    Tuesday, June 8, 2004
    20 years ago
Abstract
In a shift register circuit included in a driver circuit for driving an active matrix circuit in an active matrix type display device, a plurality of serial-connected registers constructing register lines are arranged to construct a redundancy shift register circuit. Whether or not each register line has defect is examined by detecting an output of a last register of each register line, then the register line having defect is detected by the examination, a normal register line is selected by a shift register selecting switch, and the serial-connected registers of the selected register line are used in the shift register circuit.
Description




BACKGROUND OF THE INVENTION




The present invention relates to a shift register circuit constructed by thin film transistor (TFTs), in particular, a redundancy shift register circuit.




A shift register circuit in which TFTs are used is utilized in a driver circuit of an image sensor or a liquid crystal display (LCD) device, in particular, recently, in a driver circuit of an active matrix type display device.




In an active matrix type display device, each pixel is arranged in a cross section portion of an active matrix circuit and connected with a switching element, and image information is controlled by on/off of the switching element. As a display media of such display device, a liquid crystal, plasma, an object (state) capable of electrically changing an optical characteristic (reflectance, refractive index, transmimissivity, emission (luminous) strength) or the like are used. As a switching element, in particular, a three terminal element, that is, a field effect transistor having a gate, a source and a drain is used.




In a matrix circuit, a signal line (a gate line) which is arranged in parallel to a line is connected with gate electrodes of transistors with respect to the line, and a signal line (a source line) which is arranged in parallel to a column is connected with source (or drain) electrodes of the transistors with respect to the column. A circuit for driving the gate line is referred to as a gate driver circuit, and a circuit for driving the source line is referred to as a source driver circuit.




Since the gate driver circuit generates a vertical line scan timing signal with respect to an active matrix type display device, a shift register includes serial-connected registers (in a single line) corresponding to the number of gate lines with a vertical direction. As a result, switching of thin film transistors (TFTs) in an active matrix type display device is performed by the gate driver circuit.




Since the source driver circuit generates a horizontal line image signal of image data to be displayed on an active matrix type display device, a shift register includes serial-connected registers (in a single line) corresponding to the number of source lines with a horizontal direction. Also, by a latch pulse synchronous with a horizontal scan signal, an analog switch is turned on or off. As a result, a current is supplied from the source driver circuit to TFTs in an active matrix type display device, to control alignment of a liquid crystal cell.




Referring to

FIG. 5

, a common active matrix type display device will be described.




A horizontal line scan timing signal is generated by a shift register


51


. Analog switches


53


and


54


are turned on and then a video signal is stored in analog memories


55


and


56


in response to the horizontal line scan timing signal. Image data corresponding to the video signal stored in the analog memories


55


and


56


is stored in analog memories


59


and


60


through analog switches


57


and


58


turned on by timing of a latch pulse. The image data is supplied from the analog buffers


59


and


60


to source lines of TFTs


63


and


64


through analog buffers


61


and


62


in an active matrix circuit


70


of an active matrix type liquid crystal display device in timing of the latch pulse.




On the other hand, a vertical line scan timing signal is generated by a shift register


52


and then supplied to gate lines of the TFTs


63


and


64


in the active matrix circuit


70


of the active matrix type liquid crystal display device.




Therefore, the image data (voltage) supplied to the source lines is applied to liquid crystals


65


and


66


, to determine alignment of the liquid crystals


65


and


66


connected with drain lines of the TFTs


63


and


64


, the active matrix type liquid crystal display device is operated by the above operation.




Generally, a shift register includes a circuit as shown in

FIGS. 6A and 6B

, in particular, a D-type flip-flop.

FIG. 6A

shows a D-type flip-flop constructed using analog switches, and

FIG. 6B

shows a D-type flip-flop constructed using clocked invertors. These operation will be described below.




In

FIG. 6A

, when an operation clock CK is a high level (H) and an input signal DATA is a high level (H), a complementary type transmission gate a-


1


is turned on and then the input signal DATA is input to a complementary type invertor circuit a-


2


. Therefore, an output of the complementary type invertor circuit a-


2


becomes a low level (L). In this state, complementary type transmission gates a-


4


and a-


5


are in a turn off state.




When the operation clock CK is changed to a low level (L) while the input signal DATA is a high level (H), the complementary transmission gate a-


1


becomes a turn off state, the complementary type transmission gates a-


4


and a-


5


become a turn on state. Therefore, an output of the complementary invertor circuit a-


2


is held to a low level (L).




Also, since the complementary type transmission gate a-


5


becomes a turn on state, an output of an complementary type invertor circuit a-


6


becomes a high level (H). In this state, a complementary type transmission gate a-


8


becomes a turn off state.




When the operation clock CK is changed to a high level (H) again, the complementary transmission gate a-


5


becomes a turn off state and the complementary type transmission gate a-


8


becomes a turn on state, so that a previous signal level is held. Therefore, an output of the complementary type invertor circuit a-


6


can be held to an input signal DATA having a high level (H) in synchronous with an operation clock CK.




As a result, a D-type flip-flop can be constructed using transmission gates. Also, when an input signal DATA is a low level (L), the above described operation is performed.




In

FIG. 6B

, when the operation clock CK is a high level (H) and the input signal DATA is a high level (H), an output of a complementary clocked invertor circuit b-


1


becomes a low level (L) and then an output of the complementary invertor circuit b-


2


becomes a high level (H). In this state, complementary clocked invertor circuits b-


3


and b-


4


are in a turn off state.




When the operation clock CK is changed to a low level (L) while the input signal DATA is a high level (H), the complementary clocked invertor circuits b-


3


and b-


4


are turned on, so that an output of the complementary type invertor circuit b-


2


is held to a high level (H). An output of the complementary invertor circuit b-


5


becomes a high level (H). In this state, the complementary clocked invertor circuit b-


6


is a turn off state.




When the operation clock CK is changed to a high level again, the complementary type clocked invertor circuit becomes a turn off state, and the complementary type clocked invertor circuit becomes a turn on state. Therefore, an output of the complementary type invertor circuit can be held to an input signal DATA having a high level (H) in synchronous with an operation clock CK.




As a result, a D-type flip-flop is constructed by clocked invertors. Also, when an input signal DA,A is a low level (L), the above described operation is performed.




In a shift register circuit used in gate and source driving circuits of a common active matrix type display device, as shown in

FIGS. 2A and 2B

, registers having the same number as the number of gate lines (or source lines) are connected in serial. In a gate driver circuit as shown in

FIG. 2A

, outputs of registers SR


i


(i=1 to n) in a shift register circuit


120


are connected to gate lines


123


and


124


through invertor type buffer circuits


121


and


122


. In a source driver circuit as shown in

FIG. 2B

, outputs of registers SR


i


(i=1 to N) in a shift register circuit


125


are connected to control terminals of sampling transmission gates


128


and


129


through invertor type buffer circuits


126


and


127


.




If at least one register has defect an the shift register circuit having serial-connected registers, image data and scan timing signals output from the defect register and later connected register are abnormal, an accuracy image cannot be obtained. This problem is due to a yield of a shift register.




SUMMARY OF THE INVENTION




The object of the present invention is to solve the above problems.




As shown in

FIG. 1

, a shift register circuit


104


includes at least one register group


103


and a register selecting switch


102


. The register group includes register lines


101




a


,


101




b


, . . . , and


101




n


having a plurality of serial-connected registers SRAi, SRBi, . . . , and SRZi (i=1 to n), respectively. The register line selecting switch


102


selects one of the register lines.




In this structure, one register line is used as a main register line, and the other register lines are used as a subregister line. When a plurality of register groups are arranged in a shift register circuit, the register groups are connected with each other in serial, to use as a shift register constructing gate and source driver circuits. Defect detection terminals


105




a


,


105




b


, . . . ,


105




n


are arranged with the register lines in the register group, respectively, so that whether or not each register line operates normally is detected. An output of a last register of each shift register line is connected with the register line selecting switch


103


.




The register line selecting switch


103


has at least one bias circuit (as described later). A voltage is always applied to the bias circuit, switching operation by the bias circuit is performed by providing one bias.




When one of the register lines is selected by the register line selecting switch


103


, register column selecting switches


106




a


,


106




b


, . . . ,


106




n


selects registers included in the selected one of the register lines, respectively. The number of register column selecting switches coincides with the number of registers included in each register line. Each register column selecting switch selects one of a plurality of input signals as an output signal. A signal for selecting the output signal is generated by using an output signal of the bias circuit.




When defect is detected by examining a main register line using a defect detection terminal, one of subregister lines is examined by another defect detection terminal. When defect is not detected, the register line selecting switch


102


selects the one of the subregister lines. Simultaneously, the register column selecting switches select the registers of the selected subregister lines.




As a result, redundancy is performed for register lines in a register group, so that a yield for a whole shift register circuit can be improved.











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

shows a redundancy shift register circuit in a driving circuit of an active matrix type display device according to an embodiment of the present invention;





FIGS. 2A and 2B

show a shift register circuit in a driving circuit of a common active matrix type display device, respectively;





FIG. 3

shows a shift register circuit of an embodiment;





FIG. 4

shows a shift register selecting switch of the embodiment;





FIG. 5

shows a schematic view of a common active matrix type display device;





FIGS. 6A and 6B

show a common register, respectively.





FIGS. 7A and 7B

show a priority encoder circuit and a multiplexer circuit, respectively.





FIGS. 8A

to


8


C show a bias circuit, respectively.





FIGS. 9A

to


9


C show a register constructed by p-channel transistors;





FIGS. 10A

to


10


F show a method for forming complementary invertor circuit;





FIGS. 11A and 11B

show a shift register selecting circuit of the embodiment;





FIG. 12

shows a truth table of a priority encoder circuit; and





FIG. 13

shows a shift register selecting switch of another embodiment.











DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS




A thin film device (such as a complementary invertor circuit) used in the present invention will be described below.




A silicon oxide film having a thickness of 1000 to 3000 Å is formed as a base oxide film on a glass substrate (a low alkaline glass such as Corning 7059 or a quartz glass) by sputtering in an atmosphere containing oxygen. To improve productivity, A film to be deposited by decomposing a tetraethyl-ortho-silicate (TEOS) in plasma chemical vapor deposition (CVD) may be used.




An amorphous silicon film having a thickness of 300 to 5000 Å, preferably 500 to 1000 Å is deposited by plasma CVD and low pressure CVD (LPCVD) and then placed in a reducing atmosphere at 550 to 600° C. for 4 to 48 hours to crystallize it. After this process, crystallinity may be increased (improved) by laser irradiation. The crystallized silicon film is patterned to form island regions


1


and


2


. Further, a silicon oxide film


3


having a thickness of 700 to 1500 Å is formed on the island regions


1


and


2


by sputtering.




An aluminum (containing Si of 1 weight % or Sc (scandium) of 0.1 to 0.3 weight %) film having a thickness of 1000 Å to 3 μm is formed by electron beam evaporation or sputtering. A photoresist (for example, a product of Tokyo Ohka Co. Ltd. OFPR800/30cp) is formed by spin coating. When an aluminum oxide film having a thickness of 100 to 1000 Å is formed on a surface thereof by anodization after formation of the photoresist, adhesion to the photoresist is high. Also, by suppressing a leak current from a photoresist, it is effective on formation of a porous anodic oxide in only side surface in a later anodization process. The photoresist and the aluminum film are patterned and etched to form gate electrodes


4


and


5


and mask films


6


and


7


. (

FIG. 10A

)




The formed substrate is anodized by supplying a current in an electrolytic solution, to form an anodic oxide having a thickness of 3000 to 6000 Å, for example, 5000 Å. The anodization is performed using an acid solution containing citric acid, nitric acid, phosphoric acid, chromic acid, sulfuric acid, oxalic acid or the like of 3 to 20% by applying a voltage of 10 to 30 V to a gate electrode at a constant current. In the embodiment, the anodization is performed in an oxalic acid solution (30° C.) at 10 V for 20 to 40 minutes. A thickness of an anodic oxide is adjusted by an anodization time. (

FIG. 10B

)




After that, the mask films are removed, and then a current is supplied to the gate electrodes in an electrolytic solution (ethylene glycol solution containing tartaric acid, boric acid, nitric acid of 3 to 10%) again. In order to obtain a superior oxide film, it is preferred that a temperature of the solution is about 10° C. and lower than a room temperature. As a result, barrier type anodic oxides


10


and


11


are formed in upper and side surfaces of the gate electrodes. Thicknesses of the anodic oxides


10


and


11


are proportional to an applied voltage. For example, when an applied voltage is 150 V, an anodic oxide having a thickness of 2000 Å is formed. Thicknesses of the anodic oxides


10


and


11


are determined by a necessary offset size. Although an anodic oxide having a thickness of 3000 Å or more is formed by applying 250 V or higher, since this influences TFT characteristics, it is desired that an anodic oxide having a thickness of 3000 Å or less is formed. In the embodiment, a voltage is increased until 80 to 150 V and selected by necessary thicknesses of the anodic oxides


10


and


11


.




In this state, although a barrier type anodic oxide is formed by a later process, the barrier type anodic oxides


10


and


11


are formed between the porous anodic oxides


8


and


9


and the gate electrodes


4


and


5


without forming barrier type anodic oxides outside porous anodic oxides.




An insulating film


3


is etched by dry etching or wet etching. A depth of etching is arbitrary. Etching may be performed until an active layer formed under the insulating film


3


is exposed. Etching may be stopped on halfway. However, it is desired to etch the insulating film


3


until an active layer is exposed, in mass productivity, yield and uniformity. In this state, insulating films


12


and


13


covered with the anodic oxides


8


and


9


and the gate electrodes


4


and


5


remain as a gate insulating film. (

FIG. 10C

)




After that, the anodic oxides


8


and


9


are removed, it is preferred that a solution containing phosphoric acid, for example, a mixture acid containing phosphoric acid, acetic acid and nitric acid is used as an etchant. In using an etchant containing phosphoric acid, an etching rate of a porous anodic oxide is ten times or more as large as that of a barrier type anodic oxide. Therefore, since barrier type anodic oxides


10


and


11


are not etched substantially by the etchant containing phosphoric acid, the gate electrodes can be protected from etching.




In such structure, a source and a drain are formed by implanting N-type or P-type impurity ion into an active layer. In a state wherein a left TFT region is covered with a mask


14


, a phosphorus ion is irradiated (introduced) by ion doping at a relatively low speed (an accelerating voltage of 5 to 30 kV, 20 kV in the embodiment). A doping gas is phosphine (PH


3


). A dose is 5×10


14


to 5×10


15


cm


−2


. In this process, since a phosphorus ion cannot be transmitted through the insulating film


13


, it is implanted into only region in which a surface is exposed, so that a drain


15


and a source


16


of an N-channel type TFT are formed. (

FIG. 10D

)




Also, a phosphorus ion is irradiated by ion doping at a relatively high speed (an accelerating voltage of 60 to 120 kV, 90 kV in the embodiment). A dose is 1×10


13


to 5×10


14


cm


−2


. In this process, a phosphorus ion is transmitted through the insulating film


13


and reaches a region formed under the film


13


. However, since a dose is small, N-type regions


17


and


18


each having a low concentration are formed. (

FIG. 10E

)




After phosphorus doping, the mask is removed. Then, using the N-channel type TFT as a mask, as described above, a source


19


, a drain


20


and a P-type regions


21


and


22


each having a low concentration in a P-channel type TFT. A KrF excimer laser (wavelength of 248 nm and pulse width of 20 ns) is irradiated to activate an impurity ion introduced into an active layer.




A silicon oxide film having a thickness of 3000 to 6000 Å is formed as an interlayer insulator


23


on a whole surface by CVD. Also, contact holes are formed in a source and a drain of a TFT and then aluminum wiring-electrodes


24


to


26


are formed. Further, hydrogen annealing is performed at 200 to 400° C. As a result, a complementary invertor circuit using TFTs is completed. (

FIG. 10F

)




A shift register in the embodiment is formed in a basis of the above complementary invertor circuit. A shift register used in a driver circuit of an active matrix type display device and an active matrix circuit having pixel TFTs are formed on the same substrate.




Referring with

FIG. 3

, an embodiment of the present invention will be described.




In the embodiment, one main register line and one subregister line are used in each register group, and three registers are included in each register line. Also, the number of register groups is a positive integer and a multiple of three, for example.




As shown in

FIG. 3

, a shift register circuit


135


includes register groups


130




a


, . . . ,


130




b


. The register group


130




a


includes a main register line


131




a


having registers SPM


1


, SRM


2


and SRM


3


and a subregister line


131




b


having registers SRS


1


, SRS


2


and SRS


3


. The register group


130




b


includes a main register line


131




c


having registers SRM


N−2


, SRM


N−1


and SRM


N


and a subregister line


131




d


having registers SRS


N−2


, SRS


N−1


and SRS


N


.




Register line selecting switches


133




a


and


133




b


are arranged to select the register lines in each register group. Defect detection terminals


134




a


and


134




b


are arranged to detect outputs of last registers of the register lines, so that whether or not each register line includes defect is detected.




Register column selecting switches


132




a


to


132




f


are arranged to select registers included in the selected register lines in each register group.




First, the main register line is examined by using the defect detection terminal in each register group. If the line is normal, the register line selecting switch is connected with the main register line. On the other hand, if the main register line has defect, the register line selecting switch is connected with the subregister line.




A conventional shift register circuit is compared with a shift register circuit according to the present invention.




In a conventional shift register circuit as shown in

FIG. 2

, when a defective rate per register is f


n


(0<f


n


<1) and the number of registers to be serial-connected is N (a positive integer and a multiple of three), a probability An which a conventional shift register circuit as shown in

FIG. 2

is operated normally is obtained by the following equation,








An


=(1


−f




n


)


N


.






In a shift register circuit of the present invention, the same detective rate per register f


n


(0<f


n


<1) is used. Also, the number of registers when all registers of each register group in one line are connected in serial is used as N (a positive integer and a multiple of three). Further, each register line includes three registers.




In this state, a probability Bn which one register group is not operated normally is obtained by the following equation,








Bn


={1−(1


−f




n


)


3


}


2


.






Therefore, since the number of register groups is N/3, a probability Cn which a whole shift register circuit is operated normally is obtained by the following equation,








Cn


[1−{1−(1


−f




n


)


3


}


2


]


N/3


=[1−{1−2(1


−f




n


)


3


+(1


−f




n


)


6


}]


N/3


=[(1


−f




n


)3{2−(1


−f




n


)3}]


N/3








If F


n


=1−f


n


and r=N/3 (r is a positive integer),








An=F




n




3r


, and










Cn=F




n




3r


(2


−F




n




3


)


r


.






In this state, from 0<f


n


<1,






0<(1


−f




n


)=


F




n


<1, and








0


<F




n




3


<1.






Therefore,






1<(2


−F




n




3


)<2, and








1<(2


−F




n




3


)


r


<2


r


.






From the above relationship,








Cn−An=F




n




3r


{(2


−F




n




3


)


r


−1}>0.






As a result, An<Cn.




When the number of registers included in a source driver circuit is 480 and a defective rate of register is 0.001, a probability An′ which a conventional source driver circuit is operated normally is








An


′=(1−0.001)


480


=0.619.






On the other hand, a probability Cn′ which a redundancy source driver circuit according to the present invention is operated normally is








Cn


′=[1−{1−(1−0.001)


3


}


2


]


480/3


=0.999.






Therefore, it is confirmed that An′<Cn′.




As described above, redundancy of a register line increases a probability which a shift register is operated normally. If a defective rate per register is the same, this relationship is always obtained without depending on the number of registers included in one register line, the number of register lines and the number of register groups.




Structures of a register line selecting switch will be described below using

FIGS. 11A and 11B

.




The register line selecting switch includes bias circuit


90




a


to


90




g


, a priority encoder circuit


81


and a multiplexer circuit


82


.




Output terminals of register lines


80




a


to


80




h


are connected with input terminals (X) of the multiplexer


82


. The bias circuits are arranged in correspondent to register lines each having an output terminal, and the output terminals are connected with input terminals (X) of the priority encoder circuit


81


.




When outputs of the bias circuits are held, the priority encoder circuit


81


converts a bit position of L of bit string to be input into binary data and then outputs the binary data (bit string) form output terminals (Y) to input signal selecting terminals (S) of the multiplexer circuit


82


and input signal selecting terminals (S) of a multiplexer circuit


83


used as a register column selecting switch through invertor circuits.




As described above, one of the register lines is selected using a register line selecting switch constructed by a combination of the priority encoder circuit


81


, the multiplexer circuit


82


and the bias circuits


90




a


to


90




g.







FIG. 7A

shows an equivalent circuit of a 8 bit priority encoder circuit, and

FIG. 7B

shows an equivalent circuit of a 8 bit input multiplexer circuit. Also,

FIG. 12

shows a truth table of the priority encoder circuit of FIG.


7


A.





FIG. 4

shows a case wherein two register lines


140




a


and


140




b


are used in one register group. Since the number of register lines is 2, it is not necessary to use a priority encoder circuit as described above. Therefore, outputs of all register lines


140




a


and


140




b


are connected with input terminals (X) of a multiplexer circuit


141


for register line selection. An output terminal of a bias circuit


144


is connected with an input signal selecting terminal (S) of the multiplexer circuit


141


. Defect detection terminals


143




a


and


143




b


are used to detect a register line having defect.




When one of register line is normal, a low level (L) bias is supplied to the bias circuit


144


corresponding to the one of the register lines. Therefore, since a level of the input signal selecting terminal (S) of the multiplexer circuit


141


is determined, the multiplexer circuit


141


selects a normal register line, to use an output of a last register of the selected register line as an output of a register group having the selected register line.




A structure of a register column selecting switch will be described below using FIG.


4


.




Register column selecting switches includes multiplexer circuits


142




a


, . . . , and


142




b


, respectively. Outputs of the registers SR


1


(SR


n


) constructing each column are connected with input terminals (X) of the multiplexer circuits


142




a


(


142




b


) for register column selection. To select a register in a column, an output of the bias circuit


144


is connected with input signal selecting terminals (s) of the multiplexer circuits


142




a


and


142




b.






As described above, a register column selecting switch is constructed by a combination of the bias circuit


144


and the multiplexer circuits


142




a


and


142




b.






A structure of a bias circuit will be described using

FIGS. 8A

to


8


C.




In a bias circuit as shown in

FIG. 8A

, a pull-up resistor is connected with a pull-down resistor in serial, and an output terminal and a cutting portion are provided between these resistors. A resistance value ratio between the pull-up resistor and the pull-down resistor is 100:1, and may be set in a range which a voltage level detected on the output terminal becomes a low level (L).




A bias circuit corresponding to a normal register line holds a low level (L), and bias circuits corresponding to register lines other than the normal register line holds a high level (H) by cutting a cutting portion of the bias circuit using a laser to obtain a pull-up state. As a result, an input signal of the multiplexer circuit can be selected.




In a bias circuit as shown in

FIG. 8B

, an analog switch using an N-type TFT is used. As described above, a bias circuit corresponding to a normal register line holds a low level (L), and bias circuits corresponding to register lines other than the normal register line holds a high level (H) by cutting a cutting portion of the bias circuit using a laser to obtain a pull-up state. As a result, an input signal of the multiplexer circuit can be selected.





FIG. 8C

shows cutting of a cutting portion of a bias circuit. The cutting portion may be cut by applying a high voltage to two foot prints.




As shown in

FIGS. 11A and 11B

, in a case wherein the number of register lines is n (n>2), outputs of last registers of all register lines


80




a


to


80




n


are connect with input terminals (X) of a multiplexer circuit


82


for register line selection. Also, bias circuits


90




a


to


90




g


each having output terminals are arranged in correspondence to the register lines, and the output terminals of the bias circuits


90




a


to


90




g


are connected with input terminals (X) of the priority encoder circuit


81


The output terminals of the priority encoder circuit


81


is connected with input signal selection terminals of the multiplexer circuit


82


through invertor circuits.




When a normal register line is detected, an output of a bias circuit corresponding to the register line is held to a low level (L). An output of a bias circuit corresponding to the register line is held to a low level (L). Also, an output of a bias circuit corresponding to the register line other than the normal register line is held to a high level (H). As described above, outputs of the priority encoder circuit


81


are determined by holding output levels of the output terminals of the bias circuits. Therefore, since levees of input signal selection terminals of the multiplexer circuit


82


are determined, the multiplexer circuit


82


selects a normal register line, so that an output of a last register of the selected register lane is input to an input terminal of an OR circuit


84


. An output of the OR circuit


84


is used as an input of next register group in a case wherein a plurality of register groups are arranged in a shift register circuit.




A register column is defined at a column direction of registers of register lines. Multiplexer circuits for register column selection are arranged for each register column. The number of the multiplexer circuits for register column selection coincide with the number of registers of one register line.




When a normal register line is selected in one register group, an output of the priority encoder circuit


81


is input to input signal selection terminals (S) of a multiplexer circuit


83


for register column selection through invertor circuits. Therefore, registers included in the selected register line are selected in a column direction, so that sample timing signals can be output to source lines of an active matrix type display device.





FIG. 13

shows a case wherein two register lines


140




a


and


140




b


are used in one register group and a shift register circuit has only one register group. As shown in

FIG. 13

, a multiplexer circuit for register line selection can be omitted in comparison with FIG.


4


.




As described above, a normal register line is selected in each register group, and a shift register circuit is constructed by connecting with each register group each other.




In the above embodiment, although a complementary type is used, a circuit using an N-channel type or a P-channel type may be constructed. In this state, since only one impurity doping process is performed, the number of forming processes can be decreased.

FIGS. 9A

to


9


C show shift register circuit constructed by only P-channel type.

FIG. 9A

shows an invertor circuit constructed using P-channel transistors and resistors.

FIG. 9B

shows an invertor circuit constructed using P-channel transistors.

FIG. 9C

shows a dynamic type shift register. A multiplexer circuit, a priority encoder circuit and like can be constructed using P-channel transistors and resistors.




In the embodiment, although only P-channel type transistor is used, a N-channel type transistor can be used.




According to the present invention, a detective rate of one register is constant and redundancy shift register circuit is used, so that a yield of a whole shift register circuit can be increased and reliability of a shift register circuit can be improved.



Claims
  • 1. A device comprising a pixel region and a driver circuit formed over a substrate, said driver circuit having at least an invertor circuit,wherein said invertor circuit comprises a plurality of pairs of thin film transistors and resistors, wherein each of said resistors is interposed between a ground line and a source or drain electrode of each of said thin film transistors, and wherein all thin film transistors which constitute said driver circuit are P-channel transistors.
  • 2. A device according to claim 1, wherein each of said thin film transistors is a top-gate thin film transistor.
  • 3. A device according to claim 1, wherein said pixel region comprises:a plurality of pixels formed over said substrate in a matrix form; and a plurality of thin film transistors formed over said substrate for switching said plurality of pixels, wherein each of said plurality of thin film transistors in said pixel region is a P-channel transistor.
  • 4. A device according to claim 1, wherein said substrate has an insulating surface on which said thin film transistors are formed.
  • 5. A device according to claim 1, wherein said device is an active matrix liquid crystal display device.
  • 6. A device comprising a pixel region and a driver circuit formed over a substrate, said driver circuit having at least an invertor circuit,wherein said invertor circuit comprises a plurality of sets of first, second, and third thin film transistors, and wherein a gate electrode of said first thin film transistor is connected to an operation clock, a gate electrode of said second thin film transistor is connected to a source or drain electrode of said first thin film transistor, and a gate electrode of said third thin film transistor is connected to a ground line, and wherein all thin film transistors which constitute said driver circuit are P-channel transistors.
  • 7. A device according to claim 6, wherein each of said thin film transistors is a top-gate thin film transistors.
  • 8. A device according to claim 6, wherein said pixel region comprises:a plurality of pixels formed over said substrate in a matrix form; and a plurality of thin film transistors formed over said substrate for switching said plurality of pixels, wherein each of said plurality of thin film transistors is a P-channel transistor.
  • 9. A device according to claim 6, wherein said substrate has an insulating surface on which said thin film transistors are formed.
  • 10. A device according to claim 6, wherein said device is an active matrix liquid crystal display device.
  • 11. A device comprising a pixel region and a driver circuit formed over a substrate, said driver circuit having at least a dynamic circuit,wherein said dynamic circuit comprises a plurality of thin film transistors and a plurality of capacitors, wherein a first capacitor is connected to a source or drain electrode of a first thin film transistor and a second capacitor is connected to a gate electrode of a second thin film transistor, and wherein each of plurality of thin film transistors is a P-channel transistor.
  • 12. A device according to claim 11, wherein each of said thin film transistors is a top-gate thin film transistor.
  • 13. A device according to claim 11, wherein said pixel region comprises:a plurality of pixels formed over said substrate in a matrix form; and a plurality of thin film transistors formed over said substrate for switching said plurality of pixels, wherein each of said plurality of thin film transistors is a P-channel transistor.
  • 14. A device according to claim 11, wherein said substrate has an insulating surface on which said thin film transistors are formed.
  • 15. A device according to claim 11, wherein said device is an active matrix liquid crystal display device.
  • 16. A device comprising a pixel region and a driver circuit formed over a substrate, said driver circuit having at least a shift register circuit,wherein said shift register circuit comprises a plurality of pairs of thin film transistors and resistors, wherein each of said resistors is interposed between a ground line and a source or drain electrode of each of said thin film transistors, and wherein all thin film transistors which constitute said driver circuit are P-channel transistors.
  • 17. A device according to claim 16, wherein each of said thin film transistors is a top-gate thin film transistor.
  • 18. A device according to claim 16, wherein said pixel region comprises:a plurality of pixels formed over said substrate in a matrix form; and a plurality of thin film transistors formed over said substrate for switching said plurality of pixels, wherein each of said plurality of thin film transistors is a P-channel transistor.
  • 19. A device according to claim 16, wherein said substrate has an insulating surface on which said thin film transistors are formed.
  • 20. A device according to claim 16, wherein said device is an active matrix liquid crystal display device.
  • 21. A device comprising a pixel region and a driver circuit formed over a substrate, said driver circuit having at least a shift register circuit,wherein said shift register circuit comprises a plurality of sets of first, second, and third thin film transistors connected to each other over said substrate, wherein a gate electrode of said first thin film transistor is connected to an operation clock, a gate electrode of said second thin film transistor is connected to a source or drain electrode of said first thin film transistor, and a gate electrode of said third thin film transistor is connected to a ground line, and wherein all thin film transistors which constitute said driver circuit are P-channel transistors.
  • 22. A device according to claim 21, wherein each of said thin film transistors is a top-gate thin film transistor.
  • 23. A device according to claim 21, wherein said pixel region comprises:a plurality of pixels formed over said substrate in a matrix form; and a plurality of thin film transistors formed over said substrate for switching said plurality of pixels, wherein each of said plurality of thin film transistors is a P-channel transistor.
  • 24. A device according to claim 21, wherein said substrate has an insulating surface on which said thin film transistors are formed.
  • 25. A device according to claim 21, wherein said device is an active matrix liquid crystal display device.
  • 26. A device comprising a pixel region and a driver circuit formed over a substrate, said driver circuit having at least a dynamic shift register circuit,wherein said dynamic circuit comprises a plurality of thin film transistors and a plurality of capacitors, wherein a first capacitor is connected to a source or drain electrode of a first thin film transistor and a second capacitor is connected to a gate electrode of a second thin film transistor, and wherein each of said plurality of thin film transistors is a P-channel transistor.
  • 27. A device according to claim 26, wherein each of said thin film transistors is a top-gate thin film transistor.
  • 28. A device according to claim 26, wherein said pixel region comprises:a plurality of pixels formed over said substrate in a matrix form; and a plurality of thin film transistors formed over said substrate for switching said plurality of pixels, wherein each of said plurality of thin film transistors is a P-channel transistor.
  • 29. A device according to claim 26, wherein said substrate has an insulating surface on which said thin film transistors are formed.
  • 30. A device according to claim 26, wherein said device is an active matrix liquid crystal display device.
  • 31. A device comprising a pixel region and a driver circuit formed over a substrate, said driver circuit having at least a multiplexer circuit,wherein said multiplexer circuit comprises a plurality of pairs of thin film transistors and resistors, wherein each of said resistors is interposed between a ground line and a source or drain electrode of each of said thin film transistors, and wherein all thin film transistors which constitute said driver circuit are P-channel transistors.
  • 32. A device according to claim 31, wherein each of said thin film transistors is a top-gate thin film transistor.
  • 33. A device according to claim 31, wherein said pixel region comprises:a plurality of pixels formed over said substrate in a matrix form; and a plurality of thin film transistors formed over said substrate for switching said plurality of pixels, wherein each of said plurality of thin film transistors is a P-channel transistor.
  • 34. A device according to claim 31, wherein said substrate has an insulating surface on which said thin film transistors are formed.
  • 35. A device according to claim 31, wherein said device is an active matrix liquid crystal display device.
  • 36. A display device comprising a pixel region and a driver circuit formed over a substrate, said driver circuit having at least an invertor circuit,wherein said invertor circuit comprises a plurality of pairs of thin film transistors and resistors, wherein each of said resistors is interposed between a ground line and a source or drain electrode of each of said thin film transistors, and wherein all thin film transistor which constitute said driver circuit are N-channel transistors.
  • 37. A device according to claim 36, wherein each of said thin film transistors is a top-gate thin film transistor.
  • 38. A device according to claim 36, wherein said pixel region comprises:a plurality of pixels formed over said substrate in a matrix form; and a plurality of thin film transistors formed over said substrate for switching said plurality of pixels, wherein each of said plurality of thin film transistor is a N-channel transistor.
  • 39. A device according to claim 36, wherein said substrate has an insulating surface on which said thin film transistors are formed.
  • 40. A device according to claim 36, wherein said device is an active matrix liquid crystal display device.
  • 41. A display device comprising a pixel region and a driver circuit formed over a substrate, said driver circuit having at least an invertor circuit,wherein said invertor circuit comprises a plurality of sets of first, second, and third thin film transistors connected to each other over said substrate, wherein a gate electrode of said first thin film transistor is connected to an operation clock, a gate electrode of said second thin film transistor is connected to a source or drain electrode of said first thin film transistor, and a gate electrode of said third thin film transistor is connected to a ground line, and wherein all thin film transistors which constitute said driver circuit are N-channel transistors.
  • 42. A device according to claim 41, wherein each of said thin film transistors is a top-gate thin film transistor.
  • 43. A device according to claim 41, wherein said pixel region comprises:a plurality of pixels formed over said substrate in a matrix form; and a plurality of thin film transistors formed over said substrate for switching said plurality of pixels, wherein each of said plurality of thin film transistors is a N-channel transistor.
  • 44. A device according to claim 41, wherein said substrate has an insulating surface on which said thin film transistors are formed.
  • 45. A device according to claim 41, wherein said device is an active matrix liquid crystal display device.
  • 46. A display device comprising a pixel region and a driver circuit formed over a substrate, said driver circuit having at least a dynamic circuit,wherein said dynamic circuit comprises a plurality of thin film transistors and a plurality of capacitors, wherein a first capacitor is connected to a source or drain electrode of a first in film transistor, and a second capacitor is connected to a gate electrode of a second thin film transistor, and wherein each of said plurality of thin film transistors are N-channel transistors.
  • 47. A device according to claim 46, wherein each of said thin film transistors is a top-gate thin film transistor.
  • 48. A device according to claim 46, wherein said pixel region comprises:a plurality of pixels formed over said substrate in a matrix form; and a plurality of thin film transistors formed over said substrate for switching said plurality of pixels, wherein each of said plurality of thin film transistors is a N-channel transistor.
  • 49. A device according to claim 46, wherein said substrate has an insulating surface on which said thin film transistors are formed.
  • 50. A device according to claim 46, wherein said device is an active matrix liquid crystal display device.
Priority Claims (1)
Number Date Country Kind
6-107574 Apr 1994 JP
Parent Case Info

This application is a Divisional of application Ser. No. 08/803,217 filed Feb. 20, 1997 now abandoned; which itself is a Continuation of application Ser. No. 08/427,096, filed Apr. 21, 1995, now abandoned.

US Referenced Citations (140)
Number Name Date Kind
3576447 McKenny Apr 1971 A
3806778 Shimakura et al. Apr 1974 A
3820108 Luce Jun 1974 A
3885196 Fischer May 1975 A
3935083 Tomozawa et al. Jan 1976 A
3988214 Tsunemitsu Oct 1976 A
4042854 Luo et al. Aug 1977 A
4114070 Asars Sep 1978 A
4232327 Hsu Nov 1980 A
4357179 Adams et al. Nov 1982 A
4368523 Kawate Jan 1983 A
4380008 Kawakami et al. Apr 1983 A
4409724 Tasch, Jr. et al. Oct 1983 A
4413256 Yasuda et al. Nov 1983 A
4429305 Hosokawa et al. Jan 1984 A
4468855 Sasaki Sep 1984 A
4470060 Yamazaki Sep 1984 A
4525436 Yamazaki Jun 1985 A
4557036 Kyuragi et al. Dec 1985 A
4597160 Ipri Jul 1986 A
4605972 Hatanaka Aug 1986 A
4641156 Ohta et al. Feb 1987 A
4646426 Sasaki Mar 1987 A
4693770 Hatada Sep 1987 A
4709993 Matsuyama et al. Dec 1987 A
4716403 Morozumi Dec 1987 A
4727044 Yamazaki Feb 1988 A
4728617 Woo et al. Mar 1988 A
4746628 Takafuji et al. May 1988 A
4757028 Kondoh et al. Jul 1988 A
4762806 Suzuki et al. Aug 1988 A
4762807 Yamazaki Aug 1988 A
4769713 Yasui Sep 1988 A
4772927 Saito et al. Sep 1988 A
4775641 Duffy et al. Oct 1988 A
4783143 Eicher et al. Nov 1988 A
4804953 Castleberry Feb 1989 A
4808991 Tachiuchi et al. Feb 1989 A
4816893 Mayer et al. Mar 1989 A
4818077 Ohwada et al. Apr 1989 A
4836654 Fujimura et al. Jun 1989 A
4838654 Hamaguchi et al. Jun 1989 A
4851827 Nicholas Jul 1989 A
4884079 Inoue et al. Nov 1989 A
4890308 Imai Dec 1989 A
4905066 Dohjo et al. Feb 1990 A
4916090 Motai et al. Apr 1990 A
4929058 Numao May 1990 A
4930874 Mitsumune et al. Jun 1990 A
4931787 Shannon Jun 1990 A
4938565 Ichikawa Jul 1990 A
4942441 Konishi et al. Jul 1990 A
4959700 Yamazaki Sep 1990 A
4960719 Tanaka et al. Oct 1990 A
4963860 Stewart Oct 1990 A
4994877 Ino et al. Feb 1991 A
5038368 Lee Aug 1991 A
5053354 Tanaka et al. Oct 1991 A
5063378 Roach Nov 1991 A
5081523 Frazier Jan 1992 A
5097311 Iwase et al. Mar 1992 A
5100810 Yoshimi et al. Mar 1992 A
5111060 Asada May 1992 A
5111261 Tanaka et al. May 1992 A
5113134 Plus et al. May 1992 A
5117298 Hirai May 1992 A
5122889 Kaneko et al. Jun 1992 A
5132677 Nicholas Jul 1992 A
5151689 Kabuto et al. Sep 1992 A
5162901 Shimada et al. Nov 1992 A
5165073 Shaklee et al. Nov 1992 A
5165075 Hiroki et al. Nov 1992 A
5170155 Plus et al. Dec 1992 A
5170244 Dohjo et al. Dec 1992 A
5173792 Matsueda Dec 1992 A
5193018 Wu Mar 1993 A
5218464 Hiroki et al. Jun 1993 A
5222082 Plus Jun 1993 A
5250931 Misawa et al. Oct 1993 A
5260818 Wu Nov 1993 A
5261156 Mase et al. Nov 1993 A
5272361 Yamazaki Dec 1993 A
5274279 Misawa et al. Dec 1993 A
5275872 Chang Jan 1994 A
5280280 Hotto Jan 1994 A
5281840 Sarma Jan 1994 A
5287095 Kitazima et al. Feb 1994 A
5289030 Yamazaki et al. Feb 1994 A
5292675 Codama Mar 1994 A
5294555 Mano et al. Mar 1994 A
5294811 Aoyama et al. Mar 1994 A
5302966 Stewart Apr 1994 A
5308998 Yamazaki et al. May 1994 A
5323042 Matsumoto Jun 1994 A
5349226 Kawaguchi et al. Sep 1994 A
5349366 Yamazaki et al. Sep 1994 A
5365080 Yamazaki et al. Nov 1994 A
5396084 Matsumoto Mar 1995 A
5399231 McCarthy Mar 1995 A
5402041 Kishino et al. Mar 1995 A
5404175 Nagae et al. Apr 1995 A
5412240 Inoue et al. May 1995 A
5414276 McCarthy May 1995 A
5414442 Yamazaki et al. May 1995 A
5416043 Burgener et al. May 1995 A
5418636 Kawasaki May 1995 A
5424752 Yamazaki et al. Jun 1995 A
5426526 Yamamoto et al. Jun 1995 A
5430320 Lee Jul 1995 A
5453858 Yamazaki Sep 1995 A
5465053 Edwards Nov 1995 A
5468987 Yamazaki et al. Nov 1995 A
5474945 Yamazaki et al. Dec 1995 A
5485019 Yamazaki et al. Jan 1996 A
5492843 Adachi et al. Feb 1996 A
5495121 Yamazaki et al. Feb 1996 A
5508209 Zhang et al. Apr 1996 A
5514879 Yamazaki May 1996 A
5517543 Schleupen et al. May 1996 A
5521107 Yamazaki et al. May 1996 A
5525822 Vinal Jun 1996 A
5530266 Yonehara et al. Jun 1996 A
5545571 Yamazaki et al. Aug 1996 A
5566009 Yamazaki et al. Oct 1996 A
5583369 Yamazaki et al. Dec 1996 A
5585815 Nakashima et al. Dec 1996 A
5595923 Zhang et al. Jan 1997 A
5631664 Adachi et al. May 1997 A
5670792 Utsugi et al. Sep 1997 A
5701166 Fedorovish et al. Dec 1997 A
5701167 Yamazaki Dec 1997 A
5821559 Yamazaki et al. Oct 1998 A
5849043 Zhang et al. Dec 1998 A
5849601 Yamazaki Dec 1998 A
5854494 Yamazaki et al. Dec 1998 A
5889291 Koyama et al. Mar 1999 A
5938839 Zhang Aug 1999 A
5946561 Yamazaki et al. Aug 1999 A
6028333 Yamazaki et al. Feb 2000 A
6133897 Kouchi Oct 2000 A
Foreign Referenced Citations (67)
Number Date Country
0 553 775 Aug 1993 EP
0 554 063 Aug 1993 EP
0 650 197 Apr 1995 EP
53-144297 Dec 1978 JP
54-70762 Jun 1979 JP
55-011329 Jan 1980 JP
56-59291 May 1981 JP
57-99778 Jun 1982 JP
57-100467 Jun 1982 JP
5-823479 Feb 1983 JP
58-32466 Feb 1983 JP
58-81972 May 1983 JP
58-115864 Jul 1983 JP
58-118154 Jul 1983 JP
58-124273 Jul 1983 JP
58-158967 Sep 1983 JP
58-206121 Dec 1983 JP
58-206163 Dec 1983 JP
59-33877 Feb 1984 JP
59-081621 May 1984 JP
59-159544 Sep 1984 JP
60-55665 Mar 1985 JP
60-98680 Jun 1985 JP
60-109282 Jun 1985 JP
60-113971 Jun 1985 JP
60-245172 Dec 1985 JP
61-004021 Jan 1986 JP
61-87371 May 1986 JP
61-187274 Aug 1986 JP
61-224360 Oct 1986 JP
61-263273 Nov 1986 JP
62-124769 Jun 1987 JP
62-269358 Nov 1987 JP
62-282464 Dec 1987 JP
63-096636 Apr 1988 JP
63-159826 Jul 1988 JP
63-178560 Jul 1988 JP
1-183853 Jul 1989 JP
01-194351 Aug 1989 JP
02-089030 Mar 1990 JP
2-103925 Apr 1990 JP
2-130912 May 1990 JP
2-207537 Aug 1990 JP
2-306664 Dec 1990 JP
2-307273 Dec 1990 JP
3-154383 Jul 1991 JP
3-179391 Aug 1991 JP
4-88642 Mar 1992 JP
4-220627 Aug 1992 JP
4-242724 Aug 1992 JP
4-242725 Aug 1992 JP
4-267563 Sep 1992 JP
4-360580 Dec 1992 JP
05-107558 Apr 1993 JP
5-114724 May 1993 JP
5-121440 May 1993 JP
5-166837 Jul 1993 JP
5-249495 Sep 1993 JP
5-275448 Oct 1993 JP
6-13397 Jan 1994 JP
6-82818 Mar 1994 JP
06-102531 Apr 1994 JP
6-250212 Sep 1994 JP
6-250214 Sep 1994 JP
92-704262 Dec 1992 KR
93-15063 Jul 1993 KR
94-3086 Feb 1994 KR
Non-Patent Literature Citations (3)
Entry
Inventors: Jun Koyama et al., Specification and Drawings for U.S. patent application Ser. No. 09/448,756, Filing Date: Nov. 24, 1999, 38 Pages, “Redundancy Shift Register Circuit for Driver Circuit in Active Matrix Type Liquid Crystal Display Device”.
Inventor: Shunpei Yamazaki, Specification and Drawings for U.S. patent application Ser. No. 09/832,844, Filing Date: Apr. 12, 2001, 44 pages, “Electro-Optical Device and Method for Manufacturing the Same”.
Inventors: Jun Koyama et al., Specification and Drawings for U.S. patent application Ser. No. 09/229,677, Filing Date: Jan. 13, 1999, 33 pages, “Semiconductor Integrated Circuit”.
Continuations (1)
Number Date Country
Parent 08/427096 Apr 1995 US
Child 08/803217 US