Claims
- 1. A reference cell comprising:a first transistor having a gate coupled to a reference word line and a current path coupled between a bit line and an internal cell node; a second transistor having a gate coupled to a pre-charge line and a current path coupled between a source of power supply voltage and the internal cell node; a shunt reference word line extending across the reference cell that is electrically isolated from the reference word line, the pre-charge line and the first and second transistors within the physical boundary of the memory cell; and a capacitor coupled to the internal cell node.
RELATED APPLICATION INFORMATION
The present application is a continuation of U.S. patent application Ser. No. 09/465,724 filed Dec. 17, 1999, incorporated herein by reference, a continuation of U.S. patent application Ser. No. 08/970,520, filed Nov. 14, 1997 now, U.S. Pat. No. 6,028,783, also incorporated herein by reference. The following applications assigned to the assignee of the present invention, which are all hereby specifically incorporated by this reference:
Ser. No. 08/970,452 entitled “REFERENCE CELL FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,453 entitled “SENSING METHODOLOGY FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,518 entitled “REFERENCE CELL CONFIGURATION FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,519 entitled “SENSE AMPLIFIER CONFIGURATION FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,454 entitled “COLUMN DECODER CONFIGURATION FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,521 entitled “SENSE AMPLIFIER LATCH DRIVER CIRCUIT FOR A 1T/1C FERROELECTRIC MEMORY”;
Ser. No. 08/970,522 entitled “PLATE LINE DRIVER CIRCUIT FOR A 1T/1C FERROELECTRIC MEMORY”; and
Ser. No. 08/970,448 entitled “PLATE LINE SEGMENTATION IN A 1T/1C FERROELECTRIC MEMORY”.
US Referenced Citations (35)
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/465724 |
Dec 1999 |
US |
Child |
09/663121 |
|
US |
Parent |
08/970520 |
Nov 1997 |
US |
Child |
09/465724 |
|
US |