Claims
- 1. A method for initiating precharge operations to at least one bank of a dynamic random access memory array comprising:
supplying a refresh command to said memory array; substantially concurrently precharging said at least one bank of said memory array in response to said refresh command; and initiating refresh operations to said at least one bank of said memory array at least one clock cycle following said step of supplying said refresh command.
- 2. The method of claim 1 wherein said step of supplying said refresh command comprises the step of:
firstly asserting a column address signal to said dynamic random access memory array; and secondly asserting a row address signal to said dynamic random access memory array.
- 3. The method of claim 2 further comprising:
substantially concurrently asserting a chip select signal to said dynamic random access memory array.
- 4. An integrated circuit device including a dynamic random access memory array incorporated therewith, said integrated circuit device comprising:
means for supplying a refresh command to said memory array; means for substantially concurrently precharging said at least one bank of said memory array in response to said refresh command; and means for initiating refresh operations to said at least one bank of said memory array at least one clock cycle following said step of supplying said refresh command.
- 5. The integrated circuit device of claim 4 wherein said means for supplying said refresh command to said memory array comprises:
means for firstly asserting a column address signal to said dynamic random access memory array; and means for secondly asserting a row address signal to said dynamic random access memory array.
- 6. The integrated circuit device of claim 5 wherein said means for supplying said refresh command to said memory array comprises:
means for substantially concurrently asserting a chip select signal to said dynamic random access memory array.
- 7. An integrated circuit device including a dynamic random access memory array comprising:
a refresh command input for receiving a refresh command signal thereon; and control logic coupled to receive said refresh command signal for initiating a refresh operation on at least a portion of said dynamic random access memory array in response thereto, said control logic further operational for initiating a precharge operation to at least one bank of said dynamic random access memory array substantially concurrently with receipt of said refresh command signal.
- 8. The integrated circuit device of claim 6 wherein said refresh command input comprises:
a column address strobe input; and a row address strobe input.
- 9. The integrated circuit device of claim 8 wherein said refresh command input further comprises:
a chip select input.
- 10. The integrated circuit device of claim 7 wherein said dynamic random access memory array comprises:
embedded DRAM.
- 11. The integrated circuit device of claim 7 wherein said dynamic random access memory array comprises:
embedded synchronous DRAM.
- 12. The integrated circuit device of claim 7 comprising DRAM memory device.
- 13. The integrated circuit device of claim 7 comprising a synchronous DRAM memory device.
CROSS REFERENCE TO RELATED PATENT APPLICATIONS
[0001] The present invention is a continuation-in-part of co-pending U.S. patent application Ser. No. 10/074,375 filed Feb. 11, 2002 for: “Look-Ahead Refresh For an Integrated Circuit Memory” assigned to United Memories, Inc., Colorado Springs, Colo. and Sony Corporation, Tokyo, Japan, assignees of the present invention, the disclosure of which is herein specifically incorporated by this reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10074375 |
Feb 2002 |
US |
Child |
10136261 |
May 2002 |
US |