Claims
- 1. A method of timing amplifier stages of a multi-stage reader amplifier for a hard disk drive system, said reader amplifier comprising a first stage, second stage and an output stage coupled in series, said first stage adapted to receive an input signal, said output stage adapted to generate an output signal, said method comprising the steps of:powering said first stage; enabling said second stage a first predetermined time after powering said first stage; and enabling said output stage a second predetermined time after enabling said second stage, wherein excursions on said output signal of said output stage are reduced.
- 2. The method according to claim 1 wherein said reader amplifier comprises a logic circuit adapted to enable said second and output stages, wherein said logic circuit comprises an algorithm including establishing said first and second predetermined times.
- 3. The method according to claim 2 wherein an RC circuit is coupled between said logic circuit and said output stage, said RC circuit delaying the enabling of said output stage in a gradual manner.
- 4. The method according to claim 3 wherein said first predetermined time comprises at least 1 microsecond, wherein said second predetermined time comprises less than 1 microsecond.
- 5. The method according to claim 4 wherein said first predetermined time is about 2.1 microseconds and said second predetermined time is about 200 nanoseconds.
- 6. The method according to claim 1 wherein said hard disk drive system is adapted to operate in an idle mode and a read mode, wherein said method is responsively performed when changing from said read mode or when a read head bias is changed.
- 7. The method according to claim 1 wherein said hard disk drive system comprises a plurality of heads, wherein said method is responsively performed when changing from one said head to another said head.
- 8. A method of timing stages of a multi-stage reader amplifier of a hard disk drive system, said reader amplifier comprising a first stage, a second stage and an output stage coupled in series, said output stage adapted to generate an output signal, said method comprising the steps of:powering said first stage; waiting a first predetermined time interval; enabling said second stage; waiting a second predetermined time interval; and enabling said output stage, wherein excursions of said output signal of said output stage are reduced.
- 9. The method according to claim 8 wherein said reader amplifier comprises a logic circuit adapted to selectively enable said second and output stage, wherein said logic circuit comprises an algorithm including a timing sequence for staggering the enabling of said second and output stages.
- 10. The method according to claim 9 wherein an RC circuit is coupled between said logic circuit and said output stage, said RC circuit delaying the enabling of said third stage in a gradual manner.
- 11. The method according to claim 8 wherein said first predetermined time comprises at least 1 microsecond, wherein said second predetermined time comprises less than 1 microsecond.
- 12. The method according to claim 11 wherein said first predetermined time is about 2.1 microseconds and said second predetermined time is about 200 nanoseconds.
- 13. The method according to claim 8 wherein said hard disk drive system is adapted to operate in an idle mode and a read mode, wherein said method is responsively performed when changing from said idle to said read mode or when a read head bias is changed.
- 14. The method according to claim 8 wherein said hard disk drive system comprises a plurality of heads, wherein said method is responsively performed when changing from one said head to another said head.
- 15. A reader amplifier circuit for a hard disk drive system, comprising:a first amplifier stage adapted to receive an input signal; a second amplifier stage coupled to said first amplifier stage; an output amplifier stage coupled to said second amplifier stage adapted to generate an output signal; and a logic circuit successively enabling said second and then said output amplifier stages, whereby excursions of said output signal are reduced.
- 16. The circuit according to claim 15 wherein said logic circuit is adapted to delay enabling said second amplifier stage by at least 1 microsecond after a mode change of the reader amplifier circuit, and wherein said logic circuit is adapted to delay enabling said output amplifier stage by less than 1 microsecond after enabling said second amplifier stage.
- 17. The circuit according to claim 16 wherein said logic circuit Is adapted to delay enabling said second amplifier stage by 2.1 microseconds after a mode change of the reader amplifier circuit and said third amplifier stage by 200 nanoseconds.
- 18. The circuit according to claim 15 further comprising an RC circuit coupled between said second amplifier stage and said logic circuit, said RC circuit adapted to delay the enabling of said output amplifier stage.
- 19. The circuit according to claim 15 wherein said hard disk drive system is adapted to operate in an idle mode and a read mode, wherein said method is responsively performed when changing from said idle to said read mode or when a read head bias is changed.
- 20. The circuit according to claim 15 wherein said hard disk drive system comprises a plurality of heads, wherein said method is responsively performed when changing from one said head to another said head.
- 21. A method of timing amplifier stages of a multi-stage reader amplifier for a hard disk drive system, said reader amplifier comprising a first stage, second stage and an output stage coupled in series, said first stage adapted to receive an input signal, said output stage adapted to generate an output signal, said method comprising the steps of:powering said first stage; enabling said second stage a first predetermined time after powering said first stage; and gradually enabling said output stage a second predetermined time after enabling said second stage, wherein excursions on said output signal of said output stage are reduced.
CROSS-REFERENCE TO RELATED APPLICATIONS
U.S. patent application Ser. No. 09/599,474 filed herewith entitled “Read Head Protection Circuit and Method” by Iroaga et al. is commonly assigned and is incorporated herein by reference.
US Referenced Citations (5)