Mike Johnson, "Superscalar Microprocessor Design" (Book), 1991, (2 copies previously supplied by applicant to PTO library). |
R. M. Tomasulo, "An Efficient Algorithm for Exploiting Multiple Arithmetic Units," V32 IBM Journal of R&D, Jan. 1967, vol. 11, pp. 25-33. |
Kai Hwang et al, "Computer Architecture and Parallel Processing," Copyright 1984, pp. 170-174. |
Intel, "Microprocessor Family Programmer's Reference Manual," 1992, pp. 15-1 through 16-28. |
IEEE, "IEEE Standard for Radix-Independent Floating-Point Arithmetic," Copyright 1987, pp. 7-16. |
IEEE, "IEEE Standard For Binary Floating-Point Arithmetic," Copyright 1985, pp 7-17. |
S. Weiss, "Instruction Issue Logic For Pipelined Supercomputers," University of Wisconsin-Madison, 1984, pp. 110-118. |
Vojin G. Oklobdzija, "An Algorithmic and Novel Design Of A Leading Zero Detector Circuit: Comparison With Logic Synthesis," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, .COPYRGT.1994, pp. 124-129. |
Donald Alpert, et al., "Architecture of the Pentium Microprocessor," IEEE Micro, vol. 13, No. 3, Jun. 1993, pp. 11-21. |
Arnel B. Enriquez, et al., "Design Of A Multi-Mode Pipelined Multiplier For Floating-Point Applications," Feb. 1991, pp. 77-81. |