Claims
- 1. A method of resetting an integration circuit used to detect a phase difference, the method comprising:
charging a first integration capacitor to a first potential; charging a second integration capacitor to a second potential, the second potential substantially the same as the first potential, wherein a phase difference value is determined by integrating a first portion of a sample by discharging the first integration capacitor to a third potential in response to the first portion, integrating a second portion of the sample by discharging the second integration capacitor to a fourth potential in response to the second portion, and using the difference to determine the phase difference.
- 2. The method as defined in claim 1, wherein the first integration capacitor and the second integration capacitor are charged by coupling the first and the second integration capacitors to at least a first current source in a receiver loop filter circuit.
- 3. The method as defined in claim 1, wherein the first integration capacitor and the second integration capacitor are charged using a constant current source.
- 4. The method as defined in claim 1, further comprising resetting the first integration capacitor and the second integration capacitor while dumping at least a portion of the phase difference value stored by the first and the second integration capacitors.
- 5. A method of resetting a circuit used to detect a phase difference between a serial bitstream and a VCO generated clock, the method comprising:
dumping a first integration result from an integration capacitor circuit; resetting the first integration capacitor circuit by charging at least a first integration capacitor and a second integration capacitor to substantially a first level, so that the first and the second integration capacitors can then be used to detect a phase variance between the VCO generated clock and the serial bitstream by discharging the first integration capacitor to a second level and the second integration capacitor to a third level and using the difference in the first level and the second level to generate a phase error signal.
- 6. The method as defined in claim 5, wherein the dumping of the first integration result from the integration capacitor circuit further comprises the dumping from the integration capacitor circuit to a receiver loop filter circuit and coupling the first integration capacitor and the second integration capacitor to a first and a second current source in the receiver loop filter circuit to reset the first integration capacitor and the second integration capacitor.
- 7. The method as defined in claim 5, wherein the resetting of the first integration capacitor circuit is performed at least partly while dumping the first integration result.
- 8. The method as defined in claim 5, wherein a multiplier stage is used to couple a first integration capacitor and the second integration capacitor to a current source used to charge the first integration capacitor and the second integration capacitor.
- 9. A reset circuit used to reset at least portion of a circuit configured to detect a phase difference between a receiver clock and a serial data stream, the reset circuit comprising:
a constant current source; a first enable signal line; a second enable signal line; a first coupling circuit having a first terminal connected to the first enable signal line, a second terminal connected to the constant current source and a third terminal configured to be connected to a first integration capacitor, wherein the first coupling circuit is configured to provide a first path for current to charge the first integration capacitor in response to an enable signal received via the first enable signal line; and a second coupling circuit having a fourth terminal connected to the second enable signal line, a fifth terminal connected to the constant current source and a sixth terminal configured to be connected to a second integration capacitor, wherein the second coupling circuit is configured to provide a second path for current to charge the second integration capacitor in response to an enable signal received via the second enable signal line.
- 10. The reset circuit as defined in claim 9, wherein the reset circuit is configured to reset the at least portion of an integration circuit prior to the integration circuit taking an integration sample.
- 11. The reset circuit as defined in claim 9, wherein the first enable line and the second enable line are further configured to provide multiplicand data.
- 12. The reset circuit as defined in claim 9, wherein the constant current source further comprises a first constant current circuit and a second constant current, wherein the first constant current circuit and the second constant current are individually and selectively coupleable to the first integration capacitor and the second integration capacitor.
- 13. The reset circuit as defined in claim 9, wherein the first coupling circuit and the second coupling circuit are configured to perform at least a portion of a multiplication operation.
- 14. The reset circuit as defined in claim 9, wherein the constant current source is configured to charge the first integration capacitor and the second integration capacitor to substantially the same charge.
PRIORITY CLAIMS
[0001] The benefit under 35 U.S.C. §119(e) of U.S. Provisional Application No. 60/208,899, filed Jun. 2, 2000, and entitled “MIXED MODE TRANSCEIVER” and of U.S. Provisional Application No. 60/267,366, filed Feb. 7, 2001, and entitled “TRANSCEIVER,” is hereby claimed.
[0002] Appendix A, which forms a part of this disclosure, is a list of commonly owned copending U.S. patent applications. Each one of the applications listed in Appendix A is hereby incorporated herein in its entirety by reference thereto.
[0003] A portion of the disclosure of this patent document contains material that is subject to copyright protection. The copyright owner has no objection to the facsimile reproduction by anyone of the patent document or of the patent disclosure as it appears in the Patent and Trademark Office patent files or records, but otherwise reserves all copyright rights whatsoever.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60208899 |
Jun 2000 |
US |
|
60267366 |
Feb 2001 |
US |