Claims
- 1. A semiconductor device comprising:
- an unipolar transistor comprising:
- a collector layer;
- a base layer formed above said collector layer and including two low resistance layers maintained at the same potential;
- a collector side barrier layer provided between said collector layer and said base layer;
- an emitter layer formed above said base layer;
- an emitter side barrier layer provided between said base layer and said emitter layer and on a first one of said two low resistance layers and having a thickness for tunneling carriers from said emitter layer;
- a base electrode contacting one of said two low resistance layers; and
- superlattice means included in said base layer and formed between said two low resistance layers, said superlattice means comprising:
- a plurality of thin barrier layers having substantially the same thickness; and
- a plurality of thin well layers, having substantially the same thickness, for forming a mini-band and a mini-bandgap provided within said mini-band, said mini-band and said mini-bandgap being placed above a bottom of a conduction band Ec of said plurality of thin barrier layers of said super-lattice means; and
- bias means for applying a voltage between said emitter and base layers such that said injected carriers flow through said emitter side barrier layer and move through said mini-band.
- 2. A semiconductor device according to claim 1, wherein the thickness of said thin well layers in said superlattice means is such that the energy level of the mini-band gap is greater than a conduction band level of said thin barrier layers.
- 3. A semiconductor device according to claim 1, wherein the thickness of said thin well layers is less than 30 .ANG..
- 4. A semiconductor device according to claim 1, wherein
- said emitter layer is an n-type semiconductor layer,
- said emitter side barrier layer is one of an intrinsic type semiconductor layer and insulator layer;
- said base layer is an n-type semiconductor layer;
- said collector side barrier layer is an intrinsic type semiconductor layer; and
- said collector layer is n-type semiconductor layer.
- 5. A semiconductor device comprising:
- an unipolar transistor comprising:
- a collector layer;
- a base layer formed above said collector layer and having a first electron affinity and including two low resistance layers maintained at the same potential;
- an emitter side barrier layer formed above a portion of said base layer;
- a collector side barrier layer provided between said collector layer and said base layer;
- an emitter layer formed on a first of said two low resistance layers of said base layer and having a second electron affinity less than that of said first electron affinity, carriers being injected from said emitter layer into said base layer by applying a predetermined voltage between said emitter and base layers;
- a base electrode contacting one of said low resistance layers and formed at a side of said emitter layer;
- superlattice means included in said base layer and formed between said two low resistance layers, comprising:
- a plurality of thin barrier layers having substantially the same thickness; and
- a plurality of thin well layers, having substantially the same thickness for forming a mini-band, a mini-bandgap provided between the mini-band, said mini-band and said mini-bandgap being placed above a bottom of the conduction band Ec of said plurality of thin barrier layers of said super-lattice means; and
- bias means for applying a voltage between said emitter and base layers such that said injected carriers flow through said emitter side barrier layer and move through said mini-band.
- 6. A semiconductor device according to claim 5, wherein the thickness of said thin well layers in said superlattice means is such that the energy level of said mini-band gap is greater than said conduction band of said thin barrier layers.
- 7. A semiconductor device according to claim 5, wherein the thickness of said thin well layers is less than 30 .ANG..
- 8. A semiconductor device according to claim 5, wherein:
- said emitter layer is an n-type semiconductor layer;
- said emitter side barrier layer is one of an intrinsic type semiconductor layer and insulator layer;
- said base layer is an n-type semiconductor layer;
- said collector side barrier layer is an intrinsic type semiconductor layer; and
- said collector layer is an n-type semiconductor layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-53725 |
Mar 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application No. 07/985,243, filed Dec. 2, 1992, now abandoned, which is a continuation of application No. 07/690,396, filed Apr. 25, 1991, abandoned, which is a continuation of application No. 07/416,004, filed Oct. 2, 1989, abandoned, which is a continuation of application No. 07/323,244, filed Mar. 13, 1989, abandoned, which is a continuation of application No. 07/025,652, filed Mar. 13, 1987, abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (9)
Number |
Date |
Country |
0070211 |
Jan 1983 |
EPX |
0068064 |
May 1983 |
EPX |
0133342 |
Feb 1985 |
EPX |
0159273 |
Oct 1985 |
EPX |
2607940 |
Sep 1977 |
DEX |
58-142574 |
Aug 1983 |
JPX |
60-10775 |
Jan 1985 |
JPX |
62-229878 |
Oct 1987 |
JPX |
2128026 |
Sep 1983 |
GBX |
Non-Patent Literature Citations (4)
Entry |
"Resonant Tunneling Transistor with Quantum Well Base and High-Energy Injection: A New Negative Differential Resistance Device", Federico Capasso et al., J. Appl. Phys. 58(3), Aug. 1, 1985, pp. 1366-1368. |
"New Negative-Resistance Device By A Chirp Superlattice", Electronics Letters, Sep. 29, 1983, vol. 19, No. 20, 822-823. |
I.B.M. Tech. Discl. Bulletin vol. 29, No. 7, Dec. 1986. |
Chen et al. "Enhanced Ballistic Transport in IAGaAs/InAlAs Hot Electron Transistor." Aug. 24, 1987, 1254-1255 of Appl. Physics. 357434. |
Continuations (5)
|
Number |
Date |
Country |
Parent |
985243 |
Dec 1992 |
|
Parent |
690396 |
Apr 1991 |
|
Parent |
416004 |
Oct 1989 |
|
Parent |
323244 |
Mar 1989 |
|
Parent |
25652 |
Mar 1987 |
|