Claims
- 1. A ring oscillator comprising:
- a plurality of inverting circuits connected in a ring, each of said plurality of inverting circuits outputting a signal representative of an inversion of a signal input thereto;
- reset signal inputting means for inputting a reset signal to a predetermined one of said plurality of inverting circuits during an interval until a pulse edge initially generated after a start of an inverting operation of said predetermined one of said plurality of inverting circuits and travelling while being sequentially inverted by said plurality of inverting circuits enters said predetermined one of said plurality of inverting circuits, said reset signal input to said predetermined one of said plurality of inverting circuits being based on an inverted output signal of said predetermined one of said plurality of inverting circuits; and
- a plurality of output terminals connected to said plurality of inverting circuits for outputting a plurality of delayed signals from a respective plurality of said plurality of inverting circuits, each of said plurality of delayed signals having a phase different from a remainder of said plurality of delayed signals.
- 2. The ring oscillator according to claim 1, wherein:
- said plurality of output terminals are connected to respective junctions between said plurality of inverting circuits.
- 3. The ring oscillator according to claim 1, wherein said reset signal inputting means comprises:
- means for using a pulse edge output from one of said plurality of inverting circuits other than said predetermined one of said plurality inverting circuits, as said reset signal.
- 4. The ring oscillator according to claim 1, wherein a total number of said plurality of delayed signals is 32.
- 5. A ring oscillator comprising:
- a plurality of inverting circuits connected in a ring, each of said plurality of inverting circuits outputting a signal representative of an inversion of a signal input thereto;
- reset signal inputting means for inputting a reset signal to a predetermined one of said plurality of inverting circuits during an interval until a pulse edge initially generated after a start of an inverting operation of said predetermined one of said plurality of inverting circuits and travelling while being sequentially inverted by said plurality of inverting circuits enters said predetermined one of said plurality of inverting circuits, said reset signal input to said predetermined one of said plurality of inverting circuits setting an output signal of said predetermined one of said inverting circuits to a given state; and
- a plurality of output terminals connected to said plurality of inverting circuits for outputting a plurality of delayed signals from a respective plurality of said plurality of inverting circuits, each of said plurality of delayed signals having a phase different from a remainder of said plurality of delayed signals.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-5209 |
Jan 1993 |
JPX |
|
RELATED APPLICATIONS
This is a division of application Ser. No. 08/177,682 filed Jan. 5, 1994, now U.S. Pat. No. 5,416,444.
US Referenced Citations (7)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0054111 |
Jun 1982 |
EPX |
0427442 |
May 1991 |
EPX |
2548486 |
Jan 1985 |
FRX |
4104329 |
Aug 1991 |
DEX |
3125514 |
May 1991 |
JPX |
3220814 |
Sep 1991 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
177682 |
Jan 1994 |
|