Sakao et al., "A Capacitor-Over-Bit-Line (COB) Cell With a Hemispherical-Grain Storage Node for 64 Mb DRAMs", IEDM Technical Digest, 1990, pp. 655-658. |
Yoshimaru et al., "Rugged Surface Poly-SC Electrode and Low Temperature Deposited Si.sub.3 N.sub.4 For 64MBIT And Beyond STC DRAM Cell", IEDM Technical Digest, 1990, pp. 659-662. |
Fazan et al., "Electrical Characterization of Textured Interpoly Capacitors for Advanced Stacked DRAMs", IEDM Technical Digest, 1990, pp.663-666. |
"Increased Surface Area Capacitor by Laser Intereference", IBM Technical Disclosure Bulletin, vol. 34, No. 4A, Sep. 1991, pp. 433-434. |