[0001] This application is a continuation of U.S. patent application Ser. No. 09/840,026, filed Apr. 24, 2001 (still pending), which is a continuation of U.S. patent application Ser. No. 09/480,136, filed Jan. 10, 2000, now U.S. Pat. No. 6,249,856, which is a continuation of U.S. patent application Ser. No. 09/188,708, filed Nov. 10, 1998, now U.S. Pat. No. 6,044,449, which is a continuation of U.S. patent application Ser. No. 08/937,361, filed Sep. 25,1997, now U.S. Pat. No. 5,838,986, which is a continuation of U.S. patent application Ser. No. 08/665,845, filed Jun. 19, 1996, now U.S. Pat. No. 5,682,546, which is a continuation of U.S. patent application Ser. No. 08/465,239, filed Jun. 5, 1995, now U.S. Pat. No. 5,560,035, which is a continuation of U.S. patent application Ser. No. 07/726,773, filed Jul. 8, 1991, now U.S. Pat. No. 5,493,687. Each of the above-referenced applications is incorporated by reference in its entirety herein. [0002] Applications of particular interest to the present application, include: [0003] 1. High-Performance, Superscalar-Based Computer System with Out-of-Order Instruction Execution, U.S. patent application Ser. No. 07/817,810, filed Jan. 8, 1992, now U.S. Pat. No. 5,539,911, by Le Trong Nguyen et al.; [0004] 2. High-Performance Superscalar-Based Computer System with Out-of-Order Instruction Execution and Concurrent Results Distribution, U.S. patent application Ser. No. 08/397,016, filed Mar. 1, 1995, now U.S. Pat. No. 5,560,032, by Quang Trang et al.; [0005] 3. RISC Microprocessor Architecture with Isolated Architectural Dependencies, U.S. patent application Ser. No. 08/292,177, filed Aug. 18, 1994, now abandoned, which is a FWC of U.S. patent application Ser. No. 07/817,807, filed Jan. 8,1992, which is a continuation of U.S. patent application Ser. No. 07/726,744, filed Jul. 8, 1991, by Yoshiyuki Miyayama; [0006] 4. RISC Microprocessor Architecture Implementing Fast Trap and Exception State, U.S. patent application Ser. No. 08/345,333, filed Nov. 21, 1994, now U.S. Pat. No. 5,481,685, by Quang Trang; [0007] 5. Page Printer Controller Including a Single Chip Superscalar Microprocessor with Graphics Functional Units, U.S. patent application Ser. No. 08/267,646, filed Jun. 28,1994, now U.S. Pat. No. 5,394,515, by Derek Lentz et al., and [0008] 6. Microprocessor Architecture Capable with a Switch Network for Data Transfer Between Cache, Memory Port, and IOU, application Ser. No. 07/726,893, filed Jul. 8, 1991, now U.S. Pat. No. 5,440,752, by Derek Lentz et al.
Number | Date | Country | |
---|---|---|---|
Parent | 09840026 | Apr 2001 | US |
Child | 10060086 | Jan 2002 | US |
Parent | 09480136 | Jan 2000 | US |
Child | 09840026 | Apr 2001 | US |
Parent | 09188708 | Nov 1998 | US |
Child | 09480136 | Jan 2000 | US |
Parent | 08937361 | Sep 1997 | US |
Child | 09188708 | Nov 1998 | US |
Parent | 08665845 | Jun 1996 | US |
Child | 08937361 | Sep 1997 | US |
Parent | 08465239 | Jun 1995 | US |
Child | 08665845 | Jun 1996 | US |
Parent | 07726773 | Jul 1991 | US |
Child | 08465239 | Jun 1995 | US |