Ruby B. Lee, "Precision Architecture," IEEE Computer, pp. 78-91, Jan. 1989. |
Daryl Odnert et al., "Architecture and Computer Enhancements for PA-RISC Workstations," Proc. from IEEE Compcon, San Francisco, CA, pp. 214-218, Feb. 1991. |
Maejima et al., "A 16-bit Microprocessor with Multi-Register Bank Architecture", Proc. Fall Joint Computer Conference, Nov. 2-6, 1986, pp. 1014-1019. |
Groves et al., "An IBM Second Generation RISC Processor Architecture", 35th IEEE Computer Society International Conference, Feb. 26, 1990, pp. 166-172. |
Miller et al., "Exploiting Large Register Sets", Microprocessors and Microsystems, vol. 14, No. 6, Jul. 1990, pp. 333-340. |
Adams et al., "Utilising Low Level Parallelism in General Purpose Code: The HARP Project", Microprocessing and Microprogramming, vol. 29, No. 3, Oct. 1990, pp. 137-149. |
Molnar et al. "Floating-Point Processor" 1989 IEEE. |
Stevens et al; "HARP: A Parallel Pipelined RISC Processor"; Nov. 1989. |
Birman et al; "Design of a High-Speed Arithmetic Datapath"; 1988. |
Paterson et al. "A VLSI RISC" Computer Sep. 1982. |