Patterson et al., "A VLSI RISC," IEEE Computor, vol. 15, No. 9, pp. 8-18, Sep. 1982. |
Maejima et al., "A 16-bit Microprocessor with Multi-Register Bank Architecture", Proc. Fall Joint Computor Conference, Nov. 2-6, 1986, pp. 1014-1019. |
Birman et al., "Design of a High-Speed Arithmetic Datapath," IEEE, pp. 214-216, 1988. |
Ruby B. Lee, "Precision Architecture," IEEE Computer, pp. 78-91, Jan. 1989. |
Molnar et al., "Floating-Point Processors," IEEE Intl. Solid-State Circuits Conf., pp. 48-49, plus Figure 1, Feb. 1989. |
Steven et al., "Harp: A Parallel Pipelined RISC Processor," Microprocessors and Microsystems, vol. 13, No. 9, pp. 579-586, Nov. 1989. |
Groves et al., "An IBM Second Generation RISC Processor Architecture", 35TH IEEE Computer Society International Conference, Feb. 26, 1990, pp. 166-172. |
Miller et al., "Exploiting Large Register Sets", Microprocessors and Microsystems, vol. 14, No. 6, Jul. 1990, pp. 333-340. |
Adams et al., "Utilising Low Level Parallelism in General Purpose Code: The HARP Project", Microprocessing and Micrprogramming, vol. 29, No. 3, Oct. 1990, pp. 137-149. |
Daryl Odnert et al., "Architecture and Computer Enhancements for PA-RISC Workstations," Proc. from IEEE Compcon, San Francisco, CA, pp. 214-218, Feb. 1991. |
Colin Hunter, "Series 3200 Programmer's Reference Manual, " Prentice-Hall Inc., Englewood Cliffs, NJ, 1987, pp. 2-4, 2-21, 2-23, 6-14, and 6-126. |