Router

Information

  • Patent Grant
  • 7434191
  • Patent Number
    7,434,191
  • Date Filed
    Wednesday, September 18, 2002
    21 years ago
  • Date Issued
    Tuesday, October 7, 2008
    15 years ago
Abstract
Configuration of a reconfigurable multidimensional field may include prioritizing required connections between cells, establishing connections having a high priority first, and establishing additional connections after the high priority connections have been established.
Description
FIELD OF THE INVENTION

The present invention relates to configurable modules and the like, in particular the management of data streams therein, in particular with the placement of resources and routing of connections between cells, etc.


BACKGROUND INFORMATION

Multidimensional fields of data processing cells are already known. The generic class of these modules includes in particular systolic arrays, neural networks, multiprocessor systems, processors having a plurality of arithmetic units and/or logic cells and/or communicative/peripheral cells (IO), interconnection and network modules such as crossbar switches as well as known modules of the generic types FPGA, DPGA, Chameleon, XPUTER, etc. In particular there are known modules in which first cells are reconfigurable during run time without interfering with the operation of other cells (see, for example, German Patent No. 44 16 881, German Patent Application Nos. DE 197 81 412.3, DE 197 81 483.2, DE 196 54 846.2-53, DE 196 54 593.5-53, DE 197 04 044.6-53, DE 198 80 129.7, DE 198 61 088.2-53, and DE 199 80 312.9, International Application No. PCT/DE 00/01869, German Patent Application Nos. DE 100 36 627.9-33, DE 100 28 397.7, DE 101 10 530.4, and DE 101 11 014.6, International Application No. PCT/EP 00/10516, and European Application No. EP 01 102 674.7). These are herewith incorporated fully into the present text for disclosure purposes. Reference is also made to the Chameleon system processor architecture. However, the usability of the structure mentioned last for data processing purposes is more comparable to an arrangement described in German Patent Application No. DE 101 03 624.


The data processing cells of these modules may now execute different functions such as Boolean and/or arithmetic operations on input operands. Connections running between the cells are also adjustable and typically include buses capable of interconnecting in various ways and thus creating a multidimensional field whose interconnection is adjustable. The cells exchange information such as status signals, triggers or the data to be processed over the buses or other lines. The cells are typically arranged in rows and columns in a two-dimensional processor field, with the outputs of cells of a first row being connected to buses to which the inputs of cells of the next row are also to be connected. In a conventional design (Pact XPP), forward and backward registers are also provided for carrying data while bypassing cells on bus systems of other rows, achieving a balance of branches to be executed simultaneously, etc. There have already been proposals for providing such forward and/or backward registers with a functionality that goes beyond pure data transfer.


In general, however, it is necessary to define which cell performs which data processing steps, where this cell is situated and how it is connected. In the related art, strategies for automatic control of placement mechanisms and routing mechanisms are already known.


Placers, for example, typically operate according to a force method, which uses forces between cells for optimum placement of dependent cells by simulating connections by springs in a physical model. This usually yields a mostly suitable placement result.


In addition, German Patent No. 44 16 881, and German Patent Application Nos. DE 196 54 846.2-53 and DE 102 06 653.1 describe data processing methods for reconfigurable modules in which data is read out of one or more memories in each processing step and is then processed and written to one or more memories. According to the related art, the read and write memories are placed differently and are typically placed in opposition (FIGS. xxua, xxub, xxuc and German Patent Application No. DE 102 06 653.1, FIG. 3).


Special reconfiguration methods (wave reconfiguration) are also described in German Patent Application Nos. DE 197 04 728.9, DE 199 26 538.0, DE 100 28 397.7 for the aforementioned modules, thus permitting particularly efficient reconfiguration by jointly transmitting the reconfiguration information together with the last data to be processed via the data buses and/or trigger buses, and by reconfiguring the buses and cells immediately after successful processing.


To perform a certain type of data processing, each cell must be assigned a certain function and at the same time a suitable position in space and interconnection must be provided. Therefore, before the multidimensional processor field processes data as desired, it is necessary to ascertain which cell is to execute which function; a function must be defined for each cell involved in a data processing task, and the interconnection must be determined.


SUMMARY

An object of the present invention is to provide a novel embodiment for commercial use.


First, a method for creating configurations for multidimensional fields of reconfigurable cells for implementing given applications in which an application is broken down into individual modules and the elements necessary for performing this method are placed module by module. Such a breakdown into modules is advantageous, because then configurations may be determined more easily for these modules.


It may be particularly preferable if stationary elements are provided in at least one module in the method and these stationary elements are provided at predetermined locations and the non-fixed elements are subsequently placed. It is then possible to place modules among the individual mobile and/or immobile objects by minimizing assigned virtual forces.


Generally, it may also be desirable to arrange the function and interconnection in such a way that data processing may be performed as promptly as possible and with the best possible use of resources. Frequently however, e.g., due to hardware restrictions, it is impossible to find an arrangement that will ensure the desired data transfer in an optimum manner. Suboptimal arrangements must then be used.


It is now further proposed according to the present invention that, to improve the configuration for multidimensional fields of reconfigurably interconnected data processing cells, the required connections between the cells be prioritized, with connections having a high priority being established first and other connections being established subsequently.


This minimizes the use of suboptimal configurations due to the fact that it ensures that data having fewer restrictions due to a shortage of resources, such as a limited number of buses, etc., may stream over connections that are particularly important, e.g., due to a required high low latency time, etc.


It is therefore also preferably possible for connections to be prioritized, taking into account in particular an allowable delay in data processing. Prioritization may be performed by taking into account the maximum allowed delay and/or delay ratios of different connections. Delay ratios to be taken into account in prioritization preferably include a delay of “0,” “longer than,” “longer than or equal to” and “equal to.”





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1
a and 1b show PAE cells of an XPP architecture flanked by forward and backward registers.



FIG. 2 shows how data from an output port converges at a node and how this may happen at an input of a cell.



FIG. 3 shows how data converges at a node.



FIG. 4 shows how data converges at a node.


FIGS. xxua-xxuc show the direction of data flow of each successive configuration changes.


FIGS. xxva-xxvc an example of a plurality of arrangements for two reconfiguration cycles.


FIGS. xxwa-xxwc show corresponding arrangements from several sides of the array may also be used at the same time; two corresponding reconfiguration cycles are illustrated.


FIG. xxsa shows that after each processing of a last data word, the next following configuration may be set immediately; only after reconfiguration of all the cells and buses involved is it possible to begin with the next data processing.


FIG. xxsb shows largely maintaining the direction of flow between the cells and merely exchanging the bus systems of the memories.


FIG. xxta shows memories for reading data and writing data situated close together.


FIG. xxtb shows that in performing a reconfiguration, only the bus systems between the read/write memories are exchanged.


FIG. xxxa shows the introduction of registers into the long feedback buses at regular intervals.


FIG. xxxb shows all the cells of a loop arranged as locally as possible around a loop head; the loop foot is placed as close to the loop head as possible.


FIG. xxxc shows a helical arrangement.


FIG. xxxd shows all the cells of a loop arranged as locally as possible around a loop head; the loop foot is placed as close to the loop head as possible.


FIG. xxxe shows a wave-shaped pattern.


FIG. xxxf shows a long feedback bus.


FIG. xxxg shows a coil.


FIG. xxxh shows rolling out a loop in three directions.





DETAILED DESCRIPTION

The connections among the cells of a configuration are produced by defining a boundary around cells and attempting first to connect the cells by connections within the boundary around cells. This is demonstrated with respect to FIGS. 1a and b, where the PAE cells of an XPP architecture of the present applicant are shown as elongated and flanked by forward and backward registers labeled as “FR” and “BR,” respectively. A field part is delimited by a dotted line depicting the boundary. A route search will typically progress from the starting cell to the target cell only in the X direction, i.e., horizontally, and then if no more progress is possible in one row in the X direction, e.g., because no more suitable buses are available, then the row is switched to the Y direction. FIG. 1b shows an example of a possible connecting line when a direct connection is no longer possible between given cells.


It is possible that if all the required connections cannot be established within the boundary, a connection may be established outside of the boundary. If another connection cannot be established as needed, then in both cases, i.e., inside or outside, an existing connection should be severed and the additional connection established, whereupon an attempt is made to provide a replacement for the severed connection. However, it may be preferable to wait before going beyond the boundary until it is certain that no additional connections are establishable within the boundary even by disconnecting others.


It is possible to provide connections on which a plurality of outputs are combined and are connected to a plurality of inputs, a connection being established in such a way that a path segment separates the input nodes and the output splits. This is illustrated in FIGS. 2 through 4, which show possible allowed and unallowed connections. FIG. 2 shows in general how data from an output port, i.e., an output terminal, converges at a node (arrow A) and how this may happen at an input of a cell (arrow B). FIG. 2 thus shows possibilities for different paths along with data may run from object B (cell) at the top right to a lower object. The lower object may be, for example, a PAE, an IOPAE, etc. FIGS. 3 and 4 show how data converges in an allowed manner at nodes (FIG. 3) because a single path segment is provided between output splits (outport splits) and input nodes (inport joins) between each route.


It is preferable if, after establishing the connections, the maximum latency time of the configuration is determined and/or a maximum frequency corresponding to it for the configuration operation is determined. This information may be used to evaluate the quality of the configuration result and/or for data processing using the configuration.


It is also preferable if, after determining all signal propagation paths along all connections, a propagation-time equalization is performed for signals converging at nodes. In the applicant's XPP technology, for which the present application is particularly preferred, this is possible by providing register stages which may be inserted into the connecting pathways in particular in changing the cell row. First, a connection to the register may be established and then the register number required for balancing is determined. This procedure is particularly advantageous in placement and routing.


In the related art there is still occasionally a problem which it would be advantageous to at least partially relieve in certain situations. Namely, the automatically created placement for feedback, i.e., for program loops, for example, in which data from a downstream cell to a cell which has previously processed data is frequently so inefficient that the feedback must go too far, i.e., the feedback bus is too long (FIG. xxxf). In other words, the sender and receiver of feedback are too far apart. This greatly reduces the processing frequency of reconfigurable modules.


It is desirable now to create a possibility for improving the arrangement and/or interconnection of cells and/or modules containing cells.


A first approach according to the present invention creates an expedient here by introducing registers (R) into the long feedback buses at regular intervals (FIG. xxxa), resulting in a type of pipelining and increasing the clock pulse frequency accordingly, because the transmission times between registers are much shorter than the transmission time directly from the sender to the receiver. However, this method results in a considerable latency time, which in turn greatly reduces the processing performance, in particular in loops.


For wave reconfiguration, it is also possible to provide particularly efficient data processing when a second reconfiguration may be configured immediately after processing the last data word of a first configuration (i.e., in the same cycle or in a cycle shortly following that one) and the first data word of the second configuration is processed immediately thereafter (i.e., in the same cycle or in a cycle which follows that one shortly).


According to FIGS. xxua-xxuc, however, the direction of data flow of each successive configuration changes. Thus, after each processing of a last data word, the next following configuration may be set immediately, but only after reconfiguration of all the cells and buses involved is it possible to begin with the next data processing (FIG. xxsa). An approach according to the present invention thus involves largely maintaining the direction of flow between the cells and merely exchanging the bus systems of the memories (FIG. xxsb). However, this again results in the problem of long run times and low clock pulse rates as described above in conjunction with feedbacks. Here again, as described already, registers which would result in an increase in clock pulse frequency might be introduced. At the same time, however, this would result in a substantial latency time which is in turn undesirable.


In a preferred variant, feedback loops with data streaming through registers are therefore avoided.


It has been found that particularly good results may be achieved when all the cells of a loop are arranged as locally as possible around a loop head (SK), and in particular the loop foot (SF) is placed as close to the SK as possible (FIGS. xxxb, xxxd). A helical arrangement resembling the symbol @ (FIG. xxxc) is also optimal.


It is therefore proposed that for configuration and/or reconfiguration of a multidimensional field and/or cells for data processing in which data is processed in cells, processing results be sent to cells downstream to be processed further there, data being sent from at least one cell downstream to at least one cell upstream, in such a way that the cell position is determined so that the downstream cell is positioned so close to the upstream cell that the feedback time of this connection is not longer than that of any other connection in the configuration.


This may typically be achieved by arranging the downstream cells closer than one-fourth of the total data streaming path in the case of the upstream cell.


This may be achieved particularly well when the cells having the densest data are situated between the upstream end and the downstream end in the form of a coil or in a wave-shaped pattern.


There are various possibilities now for achieving such a feedback loop minimization.


Placements may thus be performed while minimizing virtual forces between cells and other objects, and then the feedback loop minimization is achieved, for example, by introducing another “virtual” spring force from each element of a loop to the loop head (SK) and/or the loop foot (SF). Alternatively and/or additionally, a virtual force may be provided between the loop foot and the loop head. This virtual spring force does not represent a bus connection but instead is used only to achieve the placement arrangement according to the present invention. In particular, the virtual spring force may be different from the spring force of bus connections that actually exist. Other methods of automatically generating the placement arrangement will then be obvious to those skilled in the art in accordance with the particular placement principle.


For very large loops, the cells of the loop are arranged in a wave-shaped pattern around the SK and/or SF (FIG. xxxe) or they are wound around the SK and/or SF, but a wave-shaped arrangement is preferred.


A coil may be achieved by reducing the “virtual” spring forces linearly or uniformly in steps over the length of the loop. FIG. xxxg shows a corresponding example in which the spring forces are reduced incrementally. Coils have the problem that they result in relatively long buses to the core of the coil (SK, SF).


The preferred wave-shaped arrangement may be achieved by assigning periodically higher and lower “virtual” spring forces to SK and/or SF to the particular cells of the loop. For example, such an assignment may be made by a sine function or a quasi-sine function. Such periodic “virtual” spring forces (0, 1, 2, 3) are shown as an example in FIG. xxxe. The periods, i.e., the frequency of the sine function, should be determined optimally so that the first cell after the SK and the last cell before the SF (or the SF itself) have the maximum possible spring force to position them as close together locally as possible. Due to the placement while defining a virtual winding force, different tasks may be configured and/or placed.


Thus, in principle methods may be used which provide for the cell position in a field having cells of selectable function to be determined by minimization of virtual forces on the cells, virtual forces different from zero being provided between the upstream cell and the downstream cell (SF, SK). A memory, in particular a multiport memory, may be provided in the path between the upstream cell and the downstream cell in particular.


Thus, a corresponding method may now be used for optimization of wave reconfiguration. First, it is stipulated that the memories for reading data and writing data are not located on the opposite sides of an array of cells but instead are situated as close together as possible locally according to SK and SF (FIG. xxta). In performing a reconfiguration, only the bus systems between the read/write memories need be exchanged. The buses are therefore only minimally longer, if at all, but this does not result in any considerable impairment of the clock pulse frequency (FIG. xxtb). Further optimization may be achieved by using the same memories for reading the data (operands) and for writing the results, although different memory banks or different read/write pointers in FIFO-like memories are used, for example, and preferably multiport memories are used, permitting simultaneous access to multiple ports. In such a preferred variant, switching the bus systems is also eliminated, because one and the same memory is used.


Using this principle, the direction of data flow does not change in comparison with the wave reconfiguration running direction, which yields optimum performance.


Within an array, a plurality of these arrangements may be implemented at the same time. This is shown in FIGS. xxva-xxvc as an example for two reconfiguration cycles. Likewise, corresponding arrangements from several sides of the array may also be used at the same time. FIGS. xxwa-xxwc show two corresponding reconfiguration cycles as an example.


The method according to FIG. xxx is particularly efficient when the requirements of wave reconfiguration are also taken into account in such a way that SK and/or SF, for example, are to be situated as close as possible locally to a memory (RAM). This is possible, e.g., by rolling out the loop in only three directions (FIG. xxxh), and this is in turn achieved through a suitable periodic buildup of the “virtual” spring forces. Depending on whether the spring forces are built up or reduced uniformly, different arrangements may be achieved. The example shown in FIG. xxxh uses a uniform linear slow buildup and a rapid linear reduction.

Claims
  • 1. A method of configuring a multidimensional field of reconfigurable interconnected data processing cells, the method comprising: prioritizing required connections between the data processing cells;establishing connections having a high priority first; andestablishing additional connections after the connections having the high priority have been established.
  • 2. The method as recited in claim 1, wherein the connections are prioritized by taking into account an acceptable delay in data processing.
  • 3. The method as recited in claim 1, further comprising: defining a boundary around a subset of the data processing cells; andattempting first to connect the subset of data processing cells via connections within the boundary.
  • 4. The method as recited in claim 3, wherein, when it is impossible to provide all necessary connections within the boundary, establishing a connection outside of the boundary.
  • 5. The method as recited in claim 3, wherein, when it is impossible to establish an additional connection as necessary, a connection that has already been established is disconnected and the additional connection is established, whereupon an attempt is made to provide a replacement for the connection that has been disconnected.
  • 6. The method as recited in claim 1, further comprising: establishing connections on which a plurality of outputs are combined and which are connected to a plurality of inputs, a connection being established in such a way that a spacer separates input nodes and output splits.
  • 7. The method as recited in claim 1, wherein, after establishing the connections, at least one of: i) a maximum latency time of a configuration is determined, and ii) a maximum corresponding frequency for the configuration is determined.
  • 8. The method as recited in claim 7, wherein prioritization is performed by taking into account at least one of a maximum allowed delay and delay ratios of different connections.
  • 9. The method as recited in claim 8, wherein delay relationships in prioritization take into account a delay of “0, ” “longer than, ” “longer than or equal to” and “equal to. ”
  • 10. The method as recited in claim 1, wherein, after defining all signal travel paths along all connections, a propagation-time equalization is performed for signals converging at nodes.
  • 11. A method for establishing connections between cells of a multidimensional field of reconfigurable data processing cells, the method comprising: defining a boundary around the cells;attempting first to connect the cells via a connection within the boundary; andonly if connection of the cells via any connections within the boundary is impossible, establishing a connection outside the boundary for connecting the cells.
Priority Claims (21)
Number Date Country Kind
101 46 132 Sep 2001 DE national
101 54 259 Nov 2001 DE national
01129923 Dec 2001 EP regional
02001331 Jan 2002 EP regional
102 06 653 Feb 2002 DE national
102 06 856 Feb 2002 DE national
102 06 857 Feb 2002 DE national
102 07 224 Feb 2002 DE national
102 07 226 Feb 2002 DE national
102 08 434 Feb 2002 DE national
102 08 435 Feb 2002 DE national
102 12 621 Mar 2002 DE national
102 12 622 Mar 2002 DE national
102 18 681 May 2002 DE national
02009868 May 2002 EP regional
102 26 186 Jun 2002 DE national
102 27 650 Jun 2002 DE national
102 36 271 Aug 2002 DE national
102 38 174 Aug 2002 DE national
102 40 000 Aug 2002 DE national
102 40 022 Aug 2002 DE national
PCT Information
Filing Document Filing Date Country Kind 371c Date
PCT/EP02/10479 9/18/2002 WO 00 11/2/2004
Publishing Document Publishing Date Country Kind
WO03/025781 3/27/2003 WO A
US Referenced Citations (356)
Number Name Date Kind
2067477 Cooper Jan 1937 A
3242998 Gubbins Mar 1966 A
3681578 Stevens Aug 1972 A
3757608 Willner Sep 1973 A
3855577 Vandierendonck Dec 1974 A
4233667 Devine et al. Nov 1980 A
4414547 Knapp et al. Nov 1983 A
4498134 Hansen et al. Feb 1985 A
4498172 Bhavsar Feb 1985 A
4566102 Hefner Jan 1986 A
4489857 Agrawal et al. Feb 1986 A
4590583 Miller May 1986 A
4591979 Iwashita May 1986 A
4663706 Allen et al. May 1987 A
4682284 Schrofer Jul 1987 A
4706216 Carter Nov 1987 A
4720778 Hansen et al. Jan 1988 A
4720780 Dolecek Jan 1988 A
4739474 Holsztynski Apr 1988 A
4761755 Ardini et al. Aug 1988 A
4811214 Nosenchuck et al. Mar 1989 A
4852043 Guest Jul 1989 A
4852048 Morton Jul 1989 A
4860201 Miranker et al. Aug 1989 A
4870302 Freeman Sep 1989 A
4882687 Gordon Nov 1989 A
4891810 de Corlieu et al. Jan 1990 A
4901268 Judd Feb 1990 A
4910665 Mattheyses et al. Mar 1990 A
4918440 Furtek et al. Apr 1990 A
4967340 Dawes Oct 1990 A
5014193 Garner et al. May 1991 A
5015884 Agrawal et al. May 1991 A
5021947 Campbell et al. Jun 1991 A
5023775 Poret Jun 1991 A
5043978 Nagler et al. Aug 1991 A
5047924 Matsubara et al. Sep 1991 A
5065308 Evans Nov 1991 A
5072178 Matsumoto Dec 1991 A
5081375 Pickett et al. Jan 1992 A
5109503 Cruickshank et al. Apr 1992 A
5113498 Evan et al. May 1992 A
5115510 Okamoto et al. May 1992 A
5123109 Hillis Jun 1992 A
5125801 Nabity et al. Jun 1992 A
5128559 Steele Jul 1992 A
5142469 Weisenborn Aug 1992 A
5144166 Camarota et al. Sep 1992 A
5193202 Lee et al. Mar 1993 A
5203005 Horst Apr 1993 A
5204935 Mihara et al. Apr 1993 A
5208491 Ebeling et al. May 1993 A
5212716 Ferraiolo et al. May 1993 A
5218302 Loewe et al. Jun 1993 A
5226122 Thayer et al. Jul 1993 A
RE34363 Freeman Aug 1993 E
5233539 Agrawal et al. Aug 1993 A
5247689 Ewert Sep 1993 A
RE34444 Kaplinsky Nov 1993 E
5274593 Proebsting Dec 1993 A
5276836 Fukumaru et al. Jan 1994 A
5287472 Horst Feb 1994 A
5294119 Vincent et al. Mar 1994 A
5301284 Estes et al. Apr 1994 A
5301344 Kolchinsky Apr 1994 A
5303172 Magar et al. Apr 1994 A
5311079 Ditlow et al. May 1994 A
5336950 Popli et al. Aug 1994 A
5347639 Rechtschaffen et al. Sep 1994 A
5349193 Mott et al. Sep 1994 A
5353432 Richek et al. Oct 1994 A
5361373 Gilson Nov 1994 A
5379444 Mumme Jan 1995 A
5392437 Matter et al. Feb 1995 A
5410723 Schmidt et al. Apr 1995 A
5418952 Morley et al. May 1995 A
5421019 Holsztynski et al. May 1995 A
5422823 Agrawal et al. Jun 1995 A
5425036 Liu et al. Jun 1995 A
5426378 Ong Jun 1995 A
5428526 Flood et al. Jun 1995 A
5430687 Hung et al. Jul 1995 A
5440245 Galbraith et al. Aug 1995 A
5440538 Olsen et al. Aug 1995 A
5442790 Nosenchuck Aug 1995 A
5444394 Watson et al. Aug 1995 A
5448186 Kawata Sep 1995 A
5455525 Ho et al. Oct 1995 A
5457644 McCollum Oct 1995 A
5465375 Thepaut et al. Nov 1995 A
5469003 Kean Nov 1995 A
5473266 Ahanin et al. Dec 1995 A
5473267 Stansfield Dec 1995 A
5475583 Bock et al. Dec 1995 A
5475803 Stearns et al. Dec 1995 A
5475856 Kogge Dec 1995 A
5483620 Pechanek et al. Jan 1996 A
5485103 Pedersen et al. Jan 1996 A
5485104 Agrawal et al. Jan 1996 A
5489857 Agrawal et al. Feb 1996 A
5491353 Kean Feb 1996 A
5493239 Zlotnick Feb 1996 A
5497498 Taylor Mar 1996 A
5506998 Kato et al. Apr 1996 A
5510730 El Gamal et al. Apr 1996 A
5511173 Yamaura et al. Apr 1996 A
5513366 Agarwal et al. Apr 1996 A
5521837 Frankle et al. May 1996 A
5522083 Gove et al. May 1996 A
5530873 Takano Jun 1996 A
5530946 Bouvier et al. Jun 1996 A
5532693 Winters et al. Jul 1996 A
5532957 Malhi Jul 1996 A
5535406 Kolchinsky Jul 1996 A
5537057 Leong et al. Jul 1996 A
5537601 Kimura et al. Jul 1996 A
5541530 Cliff et al. Jul 1996 A
5544336 Kato et al. Aug 1996 A
5548773 Kemeny et al. Aug 1996 A
5555434 Carlstedt Sep 1996 A
5559450 Ngai et al. Sep 1996 A
5561738 Kinerk et al. Oct 1996 A
5570040 Lytle et al. Oct 1996 A
5574930 Halverson, Jr. et al. Nov 1996 A
5581731 King et al. Dec 1996 A
5583450 Trimberger et al. Dec 1996 A
5586044 Agrawal et al. Dec 1996 A
5587921 Agrawal et al. Dec 1996 A
5588152 Dapp et al. Dec 1996 A
5590345 Barker et al. Dec 1996 A
5590348 Phillips et al. Dec 1996 A
5596742 Agarwal et al. Jan 1997 A
5600265 El Gamal et al. Feb 1997 A
5600845 Gilson Feb 1997 A
5611049 Pitts Mar 1997 A
5617547 Feeney et al. Apr 1997 A
5625806 Kromer Apr 1997 A
5634131 Matter et al. May 1997 A
5649176 Selvidge et al. Jul 1997 A
5649179 Steenstra et al. Jul 1997 A
5652529 Gould et al. Jul 1997 A
5652894 Hu et al. Jul 1997 A
5655069 Ogawara et al. Aug 1997 A
5655124 Lin Aug 1997 A
5657330 Matsumoto Aug 1997 A
5659797 Zandveld et al. Aug 1997 A
5675743 Mavity Oct 1997 A
5680583 Kuijsten Oct 1997 A
5713037 Wilkinson et al. Jan 1998 A
5717943 Barker et al. Feb 1998 A
5732209 Vigil et al. Mar 1998 A
5734921 Dapp et al. Mar 1998 A
5737516 Circello et al. Apr 1998 A
5742180 Detton et al. Apr 1998 A
5748872 Norman May 1998 A
5752035 Trimberger May 1998 A
5754820 Yamagami May 1998 A
5754827 Barbier et al. May 1998 A
5754871 Wilkinson et al. May 1998 A
5760602 Tan Jun 1998 A
5761484 Agarwal et al. Jun 1998 A
5773994 Jones Jun 1998 A
5778439 Timberger et al. Jul 1998 A
5784636 Rupp Jul 1998 A
5794059 Barker et al. Aug 1998 A
5794062 Baxter Aug 1998 A
5801715 Norman Sep 1998 A
5802290 Casselman Sep 1998 A
5821774 Veytsman et al. Oct 1998 A
5828229 Cliff et al. Oct 1998 A
5828858 Athanas et al. Oct 1998 A
5838165 Chatter Nov 1998 A
5841973 Cooke et al. Nov 1998 A
5844888 Markkula, Jr. et al. Dec 1998 A
5848238 Shimomura et al. Dec 1998 A
5854918 Baxter Dec 1998 A
5859544 Norman Jan 1999 A
5862403 Kanai et al. Jan 1999 A
5865239 Carr Feb 1999 A
5867691 Shiraishi Feb 1999 A
5867723 Peters et al. Feb 1999 A
5884075 Hester et al. Mar 1999 A
5887162 Williams et al. Mar 1999 A
5887165 Martel et al. Mar 1999 A
5889982 Rodgers et al. Mar 1999 A
5892370 Eaton et al. Apr 1999 A
5892961 Trimberger Apr 1999 A
5892962 Cloutier Apr 1999 A
5901279 Davis, III May 1999 A
5915123 Mirsky et al. Jun 1999 A
5924119 Sindhu et al. Jul 1999 A
5926638 Inoue Jul 1999 A
5927423 Wada et al. Jul 1999 A
5933642 Baxter et al. Aug 1999 A
5936424 Young et al. Aug 1999 A
5943242 Vorbach et al. Aug 1999 A
5956518 DeHon et al. Sep 1999 A
5960193 Guttag et al. Sep 1999 A
5960200 Eager et al. Sep 1999 A
5966534 Cooke et al. Oct 1999 A
5970254 Cooke et al. Oct 1999 A
5978260 Trimberger et al. Nov 1999 A
5978583 Ekanadham et al. Nov 1999 A
5996083 Gupta et al. Nov 1999 A
5999990 Sharrit et al. Dec 1999 A
6003143 Kim et al. Dec 1999 A
6011407 New Jan 2000 A
6014509 Furtek et al. Jan 2000 A
6020758 Patel et al. Feb 2000 A
6021490 Vorbach et al. Feb 2000 A
6023564 Trimberger Feb 2000 A
6023742 Ebeling et al. Feb 2000 A
6026481 New et al. Feb 2000 A
6034538 Abramovici Mar 2000 A
6038650 Vorbach et al. Mar 2000 A
6038656 Cummings et al. Mar 2000 A
6047115 Mohan et al. Apr 2000 A
6049222 Lawman Apr 2000 A
6052773 DeHon et al. Apr 2000 A
6054873 Laramie Apr 2000 A
6058469 Baxter May 2000 A
6077315 Greenbaum et al. Jun 2000 A
6081903 Vorbach et al. Jun 2000 A
6085317 Smith Jul 2000 A
6086628 Dave et al. Jul 2000 A
6088795 Vorbach et al. Jul 2000 A
6092174 Roussakov Jul 2000 A
6105105 Trimberger et al. Aug 2000 A
6105106 Manning Aug 2000 A
6108760 Mirsky et al. Aug 2000 A
6119181 Vorbach et al. Sep 2000 A
6122719 Mirsky et al. Sep 2000 A
6125408 McGee et al. Sep 2000 A
6127908 Bozler et al. Oct 2000 A
6134166 Lytle et al. Oct 2000 A
6435054 Nguyen Oct 2000 B1
6150837 Beal et al. Nov 2000 A
6150839 New et al. Nov 2000 A
6170051 Dowling Jan 2001 B1
6172520 Lawman et al. Jan 2001 B1
6173434 Wirthlin et al. Jan 2001 B1
6185256 Saito et al. Feb 2001 B1
6188240 Nakaya Feb 2001 B1
6198304 Sasaki Mar 2001 B1
6202182 Abramovici et al. Mar 2001 B1
6211697 Lien et al. Apr 2001 B1
6212650 Guccione Apr 2001 B1
6216223 Revilla et al. Apr 2001 B1
6219833 Solomon et al. Apr 2001 B1
6230307 Davis et al. May 2001 B1
6240502 Panwar et al. May 2001 B1
6243808 Wang Jun 2001 B1
6256724 Hocevar et al. Jul 2001 B1
6260179 Ohsawa et al. Jul 2001 B1
6263430 Trimberger et al. Jul 2001 B1
6279077 Nasserbakht et al. Aug 2001 B1
6282627 Wong et al. Aug 2001 B1
6282701 Wygodny et al. Aug 2001 B1
6285624 Chen Sep 2001 B1
6286134 Click, Jr. et al. Sep 2001 B1
6288566 Hanrahan et al. Sep 2001 B1
6289440 Casselman Sep 2001 B1
6298472 Phillips et al. Oct 2001 B1
6301706 Maslennikov et al. Oct 2001 B1
6311200 Hanrahan et al. Oct 2001 B1
6321366 Tseng et al. Nov 2001 B1
6321373 Ekanadham et al. Nov 2001 B1
6338106 Vorbach et al. Jan 2002 B1
6341318 Dakhil Jan 2002 B1
6347346 Taylor Feb 2002 B1
6349346 Hanrahan et al. Feb 2002 B1
6370596 Dakhil Apr 2002 B1
6378068 Foster et al. Apr 2002 B1
6389379 Lin et al. May 2002 B1
6389579 Phillips et al. May 2002 B1
6392912 Hanrahan et al. May 2002 B1
6398383 Huang Jun 2002 B1
6400601 Sudo et al. Jun 2002 B1
6404224 Azegami et al. Jun 2002 B1
6405299 Vorbach et al. Jun 2002 B1
6421809 Wuytack et al. Jul 2002 B1
6421817 Mohan et al. Jul 2002 B1
6425068 Vorbach et al. Jul 2002 B1
6434695 Esfahani et al. Aug 2002 B1
6434699 Jones et al. Aug 2002 B1
6437441 Yamamoto Aug 2002 B1
6457116 Mirsky et al. Sep 2002 B1
6476634 Bilski Nov 2002 B1
6477643 Vorbach et al. Nov 2002 B1
6480937 Vorbach et al. Nov 2002 B1
6480954 Trimberger et al. Nov 2002 B2
6490695 Zagorski et al. Dec 2002 B1
6496971 Lesea et al. Dec 2002 B1
6513077 Vorbach et al. Jan 2003 B2
6516382 Manning Feb 2003 B2
6518787 Allegrucci et al. Feb 2003 B1
6519674 Lam et al. Feb 2003 B1
6525678 Veenstra et al. Feb 2003 B1
6526520 Vorbach et al. Feb 2003 B1
6538468 Moore Mar 2003 B1
6539477 Seawright Mar 2003 B1
6542844 Hanna Apr 2003 B1
6542998 Vorbach et al. Apr 2003 B1
6571381 Vorbach et al. May 2003 B1
6587939 Takano Jul 2003 B1
6633181 Rupp Oct 2003 B1
6657457 Hanrahan et al. Dec 2003 B1
6687788 Vorbach et al. Feb 2004 B2
6697979 Vorbach et al. Feb 2004 B1
6704816 Burke Mar 2004 B1
6708325 Cooke et al. Mar 2004 B2
6504398 Vorbach Apr 2004 B1
6717436 Kress et al. Apr 2004 B2
6721830 Vorbach et al. Apr 2004 B2
6728871 Vorbach et al. Apr 2004 B1
6757847 Farkash et al. Jun 2004 B1
6757892 Gokhale et al. Jun 2004 B1
6782445 Olgiati et al. Aug 2004 B1
6785826 Durham et al. Aug 2004 B1
6803787 Wicker, Jr. Oct 2004 B1
6871341 Shyr Mar 2005 B1
6886092 Douglass et al. Apr 2005 B1
6901502 Yano et al. May 2005 B2
6928523 Yamada Aug 2005 B2
6961924 Bates et al. Nov 2005 B2
7010667 Vorbach et al. Mar 2006 B2
7237087 Vorbach et al. Jun 2007 B2
7254649 Subramanian et al. Aug 2007 B2
20010010074 Nishihara et al. Jul 2001 A1
20010032305 Barry Oct 2001 A1
20020038414 Taylor et al. Mar 2002 A1
20020045952 Blemel Apr 2002 A1
20020083308 Pereira et al. Jun 2002 A1
20020103839 Ozawa Aug 2002 A1
20020138716 Paul et al. Sep 2002 A1
20020143505 Drusinsky Oct 2002 A1
20020144229 Hanrahan Oct 2002 A1
20020165886 Lam Nov 2002 A1
20030001615 Sueyoshi et al. Jan 2003 A1
20030014743 Cooke et al. Jan 2003 A1
20030046607 Vorbach Mar 2003 A1
20030052711 Taylor et al. Mar 2003 A1
20030055861 Lai et al. Mar 2003 A1
20030056085 Vorbach Mar 2003 A1
20030056091 Greenberg Mar 2003 A1
20030056202 Vorbach Mar 2003 A1
20030086300 Noyes et al. May 2003 A1
20030093662 Vorbach et al. May 2003 A1
20030097513 Vorbach et al. May 2003 A1
20030123579 Safavi et al. Jul 2003 A1
20030135686 Vorbach et al. Jul 2003 A1
20030192032 Andrade et al. Oct 2003 A1
20040015899 May et al. Jan 2004 A1
20040025005 Vorbach et al. Feb 2004 A1
20040168099 Vorbach et al. Aug 2004 A1
20040199688 Vorbach et al. Oct 2004 A1
Foreign Referenced Citations (95)
Number Date Country
044 16 881 May 1993 DE
42 21 278 Jan 1994 DE
44 16 881 Nov 1994 DE
38 55 673 Nov 1996 DE
196 51 075 Jun 1998 DE
196 54 593 Jul 1998 DE
196 54 595 Jul 1998 DE
196 54 846 Jul 1998 DE
197 04 044 Aug 1998 DE
197 04 728 Aug 1998 DE
197 04 742 Sep 1998 DE
198 07 872 Aug 1999 DE
198 61 088 Feb 2000 DE
197 04 044 Mar 2000 DE
199 26 538 Dec 2000 DE
100 28 397 Dec 2001 DE
100 36 627 Feb 2002 DE
101 29 237 Apr 2002 DE
199 26 538 Dec 2002 DE
102 04 044 Aug 2003 DE
0 208 457 Jan 1987 EP
0 221 360 May 1987 EP
0 398 552 Nov 1990 EP
0 428 327 May 1991 EP
0 463 721 Jan 1992 EP
0 477 809 Apr 1992 EP
0 485 690 May 1992 EP
0 427 029 Aug 1992 EP
0 497 029 Aug 1992 EP
0 539 595 May 1993 EP
0 628 917 Dec 1994 EP
0 678 985 Oct 1995 EP
0 686 915 Dec 1995 EP
0 707 269 Apr 1996 EP
0 735 685 Oct 1996 EP
0 835 685 Oct 1996 EP
0 746 106 Dec 1996 EP
0 748 051 Dec 1996 EP
0 726 532 Jul 1998 EP
0 926 594 Jun 1999 EP
1 102 674 Jul 1999 EP
1 102 674 May 2001 EP
1 146 432 Oct 2001 EP
0 696 001 Dec 2001 EP
01 102 674 Sep 2003 EP
2 752 466 Feb 1998 FR
58-58672 Apr 1983 JP
2-130023 May 1990 JP
2-226423 Sep 1990 JP
5-276007 Oct 1993 JP
05-509184 Dec 1993 JP
7-154242 Jun 1995 JP
8-44581 Feb 1996 JP
8-250685 Sep 1996 JP
9-27745 Jan 1997 JP
11-307725 Nov 1999 JP
2000-181566 Jun 2000 JP
WO9004835 May 1990 WO
WO9011648 Oct 1990 WO
WO9201987 Feb 1992 WO
WO9311503 Jun 1993 WO
WO9406077 Mar 1994 WO
WO9408399 Apr 1994 WO
WO9500161 Jan 1995 WO
WO9526001 Sep 1995 WO
WO9826356 Jun 1998 WO
WO9828697 Jul 1998 WO
WO9829952 Jul 1998 WO
WO9831102 Jul 1998 WO
WO9835299 Aug 1998 WO
WO9900731 Jan 1999 WO
WO9900739 Jan 1999 WO
WO9912111 Mar 1999 WO
WO9932975 Jul 1999 WO
WO9940522 Aug 1999 WO
WO9944120 Sep 1999 WO
WO9944147 Sep 1999 WO
WO0017771 Mar 2000 WO
WO0038087 Jun 2000 WO
WO 0077652 Dec 2000 WO
WO0077652 Dec 2000 WO
WO0155917 Aug 2001 WO
WO0213000 Feb 2002 WO
WO0221010 Mar 2002 WO
WO0229600 Apr 2002 WO
WO02071196 Sep 2002 WO
WO02071248 Sep 2002 WO
WO02071249 Sep 2002 WO
WO02103532 Dec 2002 WO
WO03017095 Feb 2003 WO
WO03023616 Mar 2003 WO
WO03025781 Mar 2003 WO
WO03032975 Apr 2003 WO
WO03036507 May 2003 WO
WO2004114128 Dec 2004 WO
Related Publications (1)
Number Date Country
20050053056 A1 Mar 2005 US