Number | Date | Country | Kind |
---|---|---|---|
4-115420 | Apr 1992 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
4429374 | Tanimura | Jan 1984 | |
4697252 | Furuyama et al. | Sep 1987 | |
4777390 | Hoshi | Oct 1988 | |
5077495 | Torimaru et al. | Dec 1991 | |
5252863 | Hatsuda et al. | Oct 1993 |
Entry |
---|
IEEE Joural of Solid-State Circuits, vol. 24, No. 5, Oct. 1989, pp. 1176-1183, Chou et al, "A 60 NS 16 Mbit DRAM with Minimized Sensing Delay Caused by Bit Line Stray Capacitance". |
IEEE Transactions on Computer Aided Design of Integrated Circiuts and Systems, vol. 9, No. 3, Mar. 1990, pp. 236-247, Hoppe et al., "Optimization of High Speed CMOS Logic Circuits with Analytical Models for Signal Delay, Chip Area, and Dynamic Power Dissipation". |